A 12-bit 100kS/s SAR ADC for Biomedical Applications. Sung-Chan Rho 1 and Shin-Il Lim 2. Seoul, Korea. Abstract

Similar documents
A Novel Architecture For An Energy Efficient And High Speed Sar Adc

A 4b/cycle Flash-assisted SAR ADC with Comparator Speed-boosting Technique

An Optimized DAC Timing Strategy in SAR ADC with Considering the Overshoot Effect

2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS

DESIGN OF LOW POWER SAR ADC FOR ECG USING 45nm CMOS TECHNOLOGY

An Energy-Efficient Low Frequency-Dependence Switching Technique for SAR ADCs Arindam Sanyal, Student Member, IEEE, and Nan Sun, Member, IEEE

Research Article Improved Switching Energy Reduction Approach in Low-Power SAR ADC for Bioelectronics

A 42 fj 8-bit 1.0-GS/s folding and interpolating ADC with 1 GHz signal bandwidth

SAR ADC USING SINGLE-CAPACITOR PULSE WIDTH TO ANALOG CONVERTER BASED DAC. A Thesis. Presented to. The Graduate Faculty of the University of Akron

SUCCESSIVE approximation register (SAR) analog-todigital

ISSN:

A 35 fj 10b 160 MS/s Pipelined- SAR ADC with Decoupled Flip- Around MDAC and Self- Embedded Offset Cancellation

A Rail-to-Rail Input 12b 2 MS/s 0.18 µm CMOS Cyclic ADC for Touch Screen Applications

RECENTLY, low-voltage and low-power circuit design

HIGH-SPEED low-resolution analog-to-digital converters

A 1.2V 8 BIT SAR ANALOG TO DIGITAL CONVERTER IN 90NM CMOS

A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13-m CMOS for Medical Implant Devices

DESIGN OF A 500MHZ, 4-BIT LOW POWER ADC FOR UWB APPLICATION

Modelling and Simulation of a SAR ADC with Internally Generated Conversion Signal

A 2-bit/step SAR ADC structure with one radix-4 DAC

Design of Successive Approximation Analog to Digital Converter with Modified DAC

SUCCESSIVE approximation register (SAR) analog-todigital

Differential Difference Amplifier based Parametric Measurement Unit with Digital Calibration

DIGITAL wireless communication applications such as

Lei Sun 1, Chi Tung Ko 1, Marco Ho 1, Wai Tung Ng 2, Ka Nang Leung 1, Chiu Sing Choy 1, Kong Pang Pun 1. M5S 3G4

Design of Analog Integrated Systems (ECE 615) Outline

PG Scholar, Electronics (VLSI Design), PEC University of Technology, Chandigarh, India

A Two- Bit- per- Cycle Successive- Approximation ADC with Background Offset Calibration

All-digital ramp waveform generator for two-step single-slope ADC

Acronyms. ADC analog-to-digital converter. BEOL back-end-of-line

Mrs. C.Mageswari. [1] Mr. M.Ashok [2]

DC Parametric Measurement Unit using Differential Difference Amplifier with a Full Operation Range

A Low-power Area-efficient Switching Scheme for Chargesharing

ANALYSIS, DESIGN AND IMPLEMENTATION OF NOISE SHAPING DATA CONVERTERS FOR POWER SYSTEMS

A 12b 50MS/s 2.1mW SAR ADC with redundancy and digital background calibration

A 4-bit High Speed, Low Power Flash ADC by Employing Binary Search Algorithm 1 Brahmaiah Throvagunta, 2 Prashant K Shah

DESIGN AND PERFORMANCE VERIFICATION OF CURRENT CONVEYOR BASED PIPELINE A/D CONVERTER USING 180 NM TECHNOLOGY

Energy-efficient Spread Second Capacitor Capacitive DAC for SAR ADC

A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS

UPCOMING low energy radios in the ISM (industrial,

Asynchronous SAR ADC: Past, Present and Beyond. Mike Shuo-Wei Chen University of Southern California MWSCAS 2014

Design of a Low Power Current Steering Digital to Analog Converter in CMOS

Scalable and Synthesizable. Analog IPs

Implementation of High Speed Low Power Split-SAR ADCS Using V cm and Capacitor Based Switching

A Switch-Capacitor DAC Successive Approximation ADC Using Regulated Clocked Current Mirror

Comparison between Analog and Digital Current To PWM Converter for Optical Readout Systems

A 10- and 12-Bit Multi-Channel Hybrid Type Successive Approximation Register Analog-to-Digital Converter for Wireless Power Transfer System

Small Area DAC using SC Integrator for SAR ADC

A Successive Approximation ADC based on a new Segmented DAC

A CMOS Analog Front-End for Driving a High-Speed SAR ADC in Low-Power Ultrasound Imaging Systems

SAR ADCs have enjoyed increasing prominence due to

6-Bit Charge Scaling DAC and SAR ADC

A 82.5% Power Efficiency at 1.2 mw Buck Converter with Sleep Control

Low Power Design of Successive Approximation Registers

A Low-Noise Self-Calibrating Dynamic Comparator for High-Speed ADCs

Design and Evaluation of an Ultra-Low Power Successive Approximation ADC

620 IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 45, NO. 3, MARCH /$ IEEE

A Novel Low Power Profile for Mixed-Signal Design of SARADC

A Two-channel 10b 160 MS/s 28 nm CMOS Asynchronous Pipelined-SAR ADC with Low Channel Mismatch

A design of 16-bit adiabatic Microprocessor core

An Ultra Low Power Successive Approximation ADC for Wireless Sensor Network

Tae-Kwang Jang. Electrical Engineering, University of Michigan

A 9.35-ENOB, 14.8 fj/conv.-step Fully- Passive Noise-Shaping SAR ADC

Design of 10-bit current steering DAC with binary and segmented architecture

VLSI DESIGN OF 12-BIT ADC WITH 1GSPS IN 180NM CMOS INTEGRATING WITH SAR AND TWO-STEP FLASH ADC

Design of an Asynchronous 1 Bit Charge Sharing Digital to Analog Converter for a Level Crossing ADC

ISSCC 2004 / SESSION 25 / HIGH-RESOLUTION NYQUIST ADCs / 25.4

A Low-Offset Latched Comparator Using Zero-Static Power Dynamic Offset Cancellation Technique

A 12b 100 MS/s Three-Step Hybrid Pipeline ADC Based on Time-Interleaved SAR ADCs

Workshop ESSCIRC. Low-Power Data Acquisition System For Very Small Signals At Low Frequencies With12-Bit- SAR-ADC. 17. September 2010.

Bootstrapped ring oscillator with feedforward inputs for ultra-low-voltage application

A Complete Analog Front-End IC Design for ECG Signal Acquisition

An 11 Bit Sub- Ranging SAR ADC with Input Signal Range of Twice Supply Voltage

ISSCC 2004 / SESSION 25 / HIGH-RESOLUTION NYQUIST ADCs / 25.3

Implementation of High Speed Low Power Split-SAR ADCs

A Digital Readout IC with Digital Offset Canceller for Capacitive Sensors

A 6-bit Subranging ADC using Single CDAC Interpolation

Design of Dynamic Latched Comparator with Reduced Kickback Noise

A single-slope 80MS/s ADC using two-step time-to-digital conversion

Design and Implementation of a Low Power Successive Approximation ADC. Xin HUANG, Xiao-ning XIN, Jian REN* and Xin-lei CHEN

Ultra Low-Power 12-bit SAR ADC for RFID Applications

An ultra-low power BPSK demodulator with dual band filtering for implantable biomedical devices

IMPLEMENTING THE 10-BIT, 50MS/SEC PIPELINED ADC

Copyright 2007 Year IEEE. Reprinted from ISCAS 2007 International Symposium on Circuits and Systems, May This material is posted here

/$ IEEE

Design of CMOS Instrumentation Amplifier

Low Power and High Performance Level-up Shifters for Mobile Devices with Multi-V DD

A SAR-Assisted Two-Stage Pipeline ADC Chun C. Lee, Member, IEEE, and Michael P. Flynn, Senior Member, IEEE

Architectures and circuits for timeinterleaved. Sandeep Gupta Teranetics, Santa Clara, CA

Publication [P3] By choosing to view this document, you agree to all provisions of the copyright laws protecting it.

An 8-Channel General-Purpose Analog Front- End for Biopotential Signal Measurement

A SWITCHED-CAPACITOR POWER AMPLIFIER FOR EER/POLAR TRANSMITTERS

Phase-shift self-oscillating class-d audio amplifier with multiple-pole feedback filter

Current Steering Digital Analog Converter with Partial Binary Tree Network (PBTN)

A 19-bit column-parallel folding-integration/cyclic cascaded ADC with a pre-charging technique for CMOS image sensors

Proposing. An Interpolated Pipeline ADC

A 0.95-mW 6-b 700-MS/s Single-Channel Loop-Unrolled SAR ADC in 40-nm CMOS

A 1 to 10-bit, 85.3 fj/conv-step ADC for RFID Sensors

A 10 Bit Low Power Current Steering Digital to Analog Converter Using 45 nm CMOS and GDI Logic

A Novel Differential Switching Capacitor DAC for 10-bit SAR ADC

Transcription:

, pp.17-22 http://dx.doi.org/10.14257/ijunesst.2016.9.8.02 A 12-bit 100kS/s SAR ADC for Biomedical Applications Sung-Chan Rho 1 and Shin-Il Lim 2 1 Department of Electronics and Computer Engineering, Seokyeong University 2 Department of Electronics Engineering, Seokyeong University Seoul, Korea 1 scrho@skuniv.ac.kr, 2 silim@skuniv.ac.kr Abstract This paper describes a 12-bit 100kS/s successive approximation register analog-todigital converter (SAR ADC) for biomedical system. Both top-plate sampling technique and VCM-based switching technique are applied to the capacitor digital-to-analog converter (CDAC) to implement a 12-bit SAR ADC with 10-b capacitor array DAC. To enhance the linearity of proposed ADC, thermometer decoder is used in capacitor array DAC. Switching-energy minimization technique, asynchronous control with a low-power delay circuit and true single phase clocking (TSPC) D_FF are also adopted to reduce power consumption. Simulation results show that the proposed ADC achieves the SNDR of 70.97dB, the SDFR of 80.23dB and the ENOB of 11.49b with the CMOS 0.18 m technology. Total power consumption is 11.16 W under the supply voltage of 1.8V at the sampling frequency of 100 khz. And the figure of merit (FoM) is 38.79fJ/conversionsteps. Keywords: Analog-to-digital converter (ADC), SAR ADC, thermometer decoder DAC, dummy Cap switching, energy-efficient, biomedical system 1. Introduction Due to the good power efficiency, the SAR type analog-to-digital converter (ADC) is widely used in biomedical system [1-3]. In biomedical applications such as electrocardiogram (ECG) and electro-encephalogram (EEG), the resolution of ADC over 10-bit to 12-bit is required for high accuracy in analog front end. Since the SAR ADC is substantially implemented with the capacitor array in internal DAC, the capacitor array in 12-bit DAC requires large chip area if it is implemented with direct binary weighted capacitor array. And as the recent biomedical devices are implemented with portable form, low power consumption is essential design condition for battery operated system. In accordance with this trend, this paper focuses on the implementation of 12-bit SAR type ADC with low power consumption and small chip area. The organization of this paper is as follows: section 2 presents the architecture of the proposed 12-bit SAR ADC, section 3 describes the details of the proposed 12-bit SAR ADC with 10-bit DAC, low power delay circuits [4], section 4 reports the simulation results and performance summary, and finally the conclusion is in section 5. 2. Architecture of the Proposed ADC Figure 1 shows the block diagram of proposed 12-bit SAR ADC. It has differential charge redistribution DAC, an output offset cancelled comparator, a SAR and an asynchronous control block. The proposed 12-bit SAR ADC used top plate sampling technique [5] and also dummy capacitor switching technique based on common mode Corresponding Author ISSN: 2005-4246 IJUNESST Copyright c 2016 SERSC

voltage (VCM) [6] to reduce the chip area and power consumption. Split capacitor arrays with attenuation capacitor in differential DAC are also adopted to reduce hardware as shown in Figure 2. In addition, for the enhanced accuracy, output offset cancelled comparator and thermometer decoder DAC is used. And, for the low power consumption in asynchronous digital control block, leakage based low power delay circuit is adopted. 3. Proposed ADC 3.1. Proposed DAC Figure 1. Block Diagram of the 12-bit SAR ADC Figure 2, shows the architecture of 10-bit DAC in 12-bit ADC. The thermometer decoder is applied to the MSB array in DAC to improve the linearity of the SAR ADC. In sampling mode, input signal is applied to the top plate of differential capacitor array. In holding mode, DAC holds VIN and VIP. Since the MSB value is determined by comparing the initial holding values of differential DAC, the MSB capacitor array in conventional DAC is not needed. This technique enables to reduce the total capacitance by half compared to the conventional design. By switching the reference voltage on the last unit capacitor (dummy capacitor) between (VRT, VCM) instead of (VRT, VRB), additional LSB comparison is allowed. This dummy capacitor switching technique based on VCM in LSB decision could reduce the lower sub-capacitor array to another half. As a result, this V CM -based LSB switching technique [6], together with aforementioned top-plate sampling technique [5], allowed us to implement a 12-bit ADC with a 10-bit capacitor array DAC. Figure 2. Diagram of the Proposed 10-Bit DAC in 12-Bit ADC 2 Copyright c 2016 SERSC

3.2. Dummy Capacitor Switching Technique Figure 3, (a) shows the conventional switching process of 3-bit DAC as an example. In the sampling periods, both VIP and VIN are sampled to the bottom plate of capacitor arrays. During the 1st conversion process in holding periods, the MSB capacitors are switched to voltage reference top (VRT) and other capacitors are connected to voltage reference bottom (VRB) in the upper array of DAC. And reverse reference voltages are also connected in the lower array of DAC. (a) (b) Figure 3. (a) Conventional Switching Process with 3b DAC Example (b) Implementation of the Low Switching Energy Process with 3b DAC Example Copyright c 2016 SERSC 3

In this case, all the capacitors switched the reference voltage and hence consume the switching power of 4CV 2. [7] Also, during the 2 nd and 3 rd conversion process in holding period, this conventional switching technique consumes more switching energy as shown Figure 3, (a). Figure 3, (b) shows the process of proposed low switching energy technique with 3-bit DAC as a conceptual example. Capacitors in proposed DAC are one quarter of capacitors in conventional DAC as mentioned earlier. If both VIP and VIN are sampled to the top plate of each capacitor array, there we have zero switching energy during 1 st conversion. Also for the remaining LSB decisions, we need zero switching energy in 2 nd conversion cycle and 1/8CV 2 in 3 rd conversion cycle, as shown Figure 3, (b). 3.3. Low Power Delay Circuits Figure 4(a) shows the delay circuits [4] in asynchronous control block for low power consumption. In conventional delay circuits with inverters and load capacitors, a large amount of static current flows. However, the adopted delay circuits make the longer delay time without large static currents, because its leakage-based large resistance of MOS transistors and gate capacitance generate the longer RC delay as shown in Figure 4, (b). It consumes a current of 400nA when the delay circuit generates the delay of 200ns. Figure 4. (a) Implementation of the Low Power Delay Circuits (b) Input Pulse and Output Pulse with the Delay of 200ns 4. Simulation Results and Performance Summary The chip was implemented with a 0.18 m CMOS technology. The core area, as shown in Figure 6, is 877 m x 479 m, excluding pads. The FFT simulation results with the 21 khz input signal at sampling rate of 100 khz are shown in Figure 7. The proposed ADC achieves the SNDR of 70.97dB, the SFDR of 80.23dB and the ENOB of 11.49bits. The power consumes 11.16 W at a sampling frequency of 100 khz under supply voltage of 1.8V. And the figure of merit (FoM) is 38.49fJ/conversion-steps. The performance is summarized in Table 1. 4 Copyright c 2016 SERSC

5. Conclusion Figure 6. Chip Layout (w/o Pad) Figure 7. FFT Simulation Results Table 1. Performance Summary Technology Magna 0.18 m CMOS Resolution 12-bit Power supply 1.8V Sampling rate 100kHz FoM 38.49fJ/conv. SNDR, SFDR 70.97dB, 80.23dB ENOB 11.49-bit Layout 877 m x 479 m The 12-bit 100kS/s SAR ADC was designed with both a top-plate sampling technique and a VCM-based switching technique to reduce chip area and also to reduce power consumption. Additionally, for further reducing power consumption, a leakage-based delay circuit and TSPC D_FF are used. The thermometer decoder applied to the MSB arrays in DAC improves the linearity of the SAR ADC. Copyright c 2016 SERSC 5

Acknowledgments This research was supported by the Industrial Core Technology Development Program (10049009) funded by the Ministry of Trade, Industry & Energy (MITIE), Korea and also supported by the MSIP(Ministry of Science, ICT and Future Planning), Korea, under the ITRC(Information Technology Research Center) support program (IITP-2016-H8501-16- 1010) supervised by the IITP(Institute for Information & communications Technology Promotion). The CAD tools were supported by IC design Education Center (IDEC). References [1] G. Y. Huang, S. J. Chang, C. C. Liu and Y. Z. Lin, A 1-μm W 10-bit 200-kS/s SAR ADC with a bypass window for biomedical applications, IEEE J. Solid-State Circuits, vol. 47, no. 11, (2012) November, pp. 2783 2795. [2] D. Zhang, A. Bhide and A. Alvandpour, A 53-nW 9.1-ENOB 1-kS/s SAR ADC in 0.13-μm CMOS for medical implant devices, IEEE J. Solid-State Circuits, vol. 47, no. 7, (2012) July, pp. 1585 1593. [3] S. Yan, X. Zhongming and G. Li, A 0.6-V 8.3-ENOB asynchronous SAR ADC for biomedical applications, Journal of semiconductors, vol. 35, no. 8, (2014) August. [4] W. Jung, S. Oh, S. Bang, Y. Lee, D. Sylvester and D. Blaauw, A 3 nw fully integrated energy harvester based on self-oscillating switched-capacitor DC-DC converter", IEEE ISSCC Dig. Tech. Paper August, pp. 398-399. [5] Y. Z. Lin, C.-C. Liu, G.-Y. Huang, Y.-T. Shyu and S. J. Chang, "A 9-bit 150-MS/s 1.53-mW subranged SAR ADC in 90-nm CMOS", IEEE Symp. VLSI Circuits Dig., (2010) June, pp. 243-244, [6] A. Sanyal and N. Sun, "An energy-efficient. low frequency-dependence switching technique for SAR ADCs", IEEE Trans. Circuits Syst.-II, vol. 61, no. 5, (2014) February, pp. 294-298. [7] B. P. Ginsburg and A. P. Chandrakasan, An energy-efficient charge recycling approach for a SAR converter with capacitive DAC, IEEE Symp. VLSI Circuits Dig., (2005) May, pp. 184-187. Authors Sung-Chan Rho received B.S. degrees in the Department of Electronics Engineering from Seokyeong University, Seoul, Korea, in 2015. Since 2015, he has been taking his master course in Seokyeong University. His research interests include analog and mixed mode IC design for biomedical and sensor applications. Shin-Il Lim received his BS, MS and PhD degrees in Electronic Engineering from Sogang University, Seoul, Korea, in 1980, 1983, and 1995, respectively. He was with ETRI (Electronics and Telecommunication Research Institute) from 1982 to 1991 as a senior technical staff. He also was with KETI (Korea Electronics Technology Institute) from 1991 to 1995 as a senior engineer. Since 1995, he has been with Seokyeong University, Seoul, Korea as a professor. His research areas are in analog and mixed mode IC design for communication, consumer, biomedical and sensor applications. He was the TPC chair of ISOCC 2009 and also was the general chair of ISOCC 2011. 6 Copyright c 2016 SERSC