FAN739 High-Current, High & Low-Side, Gate-Drive IC Features Floating Channels for Bootstrap Operation to +6V Typically 4.5A/4.5A Sourcing/Sinking Current Driving Capability Common-Mode dv/dt Noise Canceling Circuit Built-in Under-Voltage Lockout for Both Channels Matched Propagation Delay for Both Channels Logic (S ) and Power (COM) Ground +/- 7V Offset 3.3V and 5V Input Logic Compatible Output In-phase with Input Applications PDP Sustain Driver HID Lamp Ballast SMPS Motor Driver Description July 212 The FAN739 is a monolithic high- and low-side gatedrive IC, which can drive high speed MOSFETs and IGBTs that operate up to +6V. It has a buffered output stage with all NMOS transistors designed for high pulse current driving capability and minimum cross-conduction. Fairchild s high-voltage process and common-mode noise canceling techniques provide stable operation of the high-side driver under high dv/dt noise circumstances. An advanced level shift circuit offers high-side gate driver operation up to =-9.8V (typical) for V BS =15V. The UV circuit prevents malfunction when V DD and V BS are lower than the specified threshold voltage. The high current and low output voltage drop feature make this device suitable for the PDP sustain pulse driver, motor driver, switching power supply, and highpower DC-DC converter applications. 8-SOP 14-SOP Ordering Information Part Number Package Operating Temperature Range Packing Method FAN739MX 8-SOP Tape & Reel -4 C ~ 125 C FAN739M1X 14-SOP Tape & Reel FAN739 Rev. 1..6
Typical Application Circuit FAN739 1 Controller LIN 2 LIN 3 COM V B 8 7 6 RBOOT DBOOT CBOOT Up to 6V R1 Q1 R2 OUTPUT Figure 1. Application Circuit for Half-Bridge (Referenced 8-SOP) 15V 4 V DD 5 C1 R3 Q2 R4 Load FAN739 Rev.1 15V RBOOT DBOOT FAN739M1 Controller S LIN 1 2 3 LIN S 4 NC NC V B 14 13 12 11 CBOOT R1 R2 Up to 6V Q1 5 COM NC 1 6 NC 9 OUTPUT 7 V DD NC 8 Load C1 R3 Q2 R4 FAN739M1 Rev.3 Figure 2. Application Circuit for Half-Bridge (Referenced 14-SOP) FAN739 Rev. 1..6 2
Internal Block Diagram LIN 2 FAN739 PULSE GENERATOR 1 NOISE CANCELLER 2K 2K UV DELAY VSS/COM LEVEL SHIFT UV Figure 3. Functional Block Diagram (Referenced 8-SOP) R S R Q DRIVER DRIVER 8 V B FAN739 Rev.6 7 6 5 4 3 V DD COM FAN739M1 13 V B UV PULSE GENERATOR 1 NOISE CANCELLER 2K R S R Q DRIVER 12 11 7 V DD UV LIN 2 DELAY VSS/COM LEVEL SHIFT DRIVER 6 2K S 3 5 COM Pin 4, 8, 9, 1 and 14 are no connection FAN739M1 Rev.6 Figure 4. Functional Block Diagram (Referenced 14-SOP) FAN739 Rev. 1..6 3
Pin Configurations FAN739M FAN739M1 1 8 LIN 2 COM 3 FAN739 4 5 FAN739 Rev.1 V B 7 LIN 2 13 6 V DD 1 14 S NC 4 COM 5 6 3 12 FAN739M1 V DD 7 8 FAN739M1 Rev.1 Figure 5. Pin Assignments (Top View) 11 1 9 NC V B NC NC NC Pin Definitions 8-Pin 14-Pin Name Description 1 1 Logic Input for High-Side Gate Driver Output 2 2 LIN Logic Input for Low-Side Gate Driver Output 3 S Logic Ground (FAN739M1 only) 3 5 COM Low-Side Driver Return 4 6 Low-Side Driver Output 5 7 V DD Low-Side and Logic Part Supply Voltage 6 11 High-Voltage Floating Supply Return 7 12 High-Side Driver Output 8 13 V B High-Side Floating Supply 4, 8, 9, 1, 14 NC No Connect FAN739 Rev. 1..6 4
Absolute Maximum Ratings Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. T A =25 C, unless otherwise specified. Symbol Characteristics Min. Max. Unit High-Side Floating Supply Offset Voltage V B -25 V B +.3 V V B High-Side Floating Supply Voltage -.3 625. V V High-Side Floating Output Voltage -.3 V B +.3 V V DD Low-Side and Logic Fixed Supply Voltage -.3 25. V V Low-Side Output Voltage -.3 V DD +.3 V V IN Logic Input Voltage ( and LIN) S -.3 V DD +.3 V S Logic Ground (FAN739M1 only) V DD -25 V DD +.3 V d /dt Allowable Offset Voltage Slew Rate 5 V/ns P D (1)(2)(3) Power Dissipation 8-SOP.625 14-SOP 1. JA Thermal Resistance, Junction-to-Ambient 8-SOP 2 14-SOP 11 C/W T J Junction Temperature +15 C T STG Storage Temperature +15 C Notes: 1. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material). 2. Refer to the following standards: JESD51-2: Integral circuits thermal test method environmental conditions - natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages 3. Do not exceed P D under any circumstances. W Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. Symbol Parameter Min. Max. Unit V B High-Side Floating Supply Voltage +1 +22 V High-Side Floating Supply Offset Voltage 6-V DD 6 V V High-Side Output Voltage V B V V DD Low-Side and Logic Supply Voltage 1 22 V V Low-Side Output Voltage COM V DD V V IN Logic Input Voltage ( and LIN) S V DD V T A Operating Ambient Temperature -4 +125 C FAN739 Rev. 1..6 5
Electrical Characteristics V BIAS (V DD, V BS )=15.V, =S =COM, T A =25 C, unless otherwise specified. The V IL, V IH, and I IN parameters are referenced to S /COM and are applicable to the respective input signals and LIN. The V O and I O parameters are referenced to COM and is applicable to the respective output signals and. Symbol Characteristics Test Condition Min. Typ. Max. Unit POWER SUPPLY SECTION (V DD AND V BS ) V DDUV+ V BSUV+ V DDUV- V BSUV- V DDUVH V BSUVH V DD and V BS Supply Under-Voltage Positive-going Threshold V DD and V BS Supply Under-Voltage Negative-going Threshold V DD and V BS Supply Under-Voltage Lockout Hysteresis Voltage 8. 8.8 9.8 7.4 8.3 9. I LK Offset Supply Leakage Current V B = =6V 5 I QBS Quiescent V BS Supply Current V IN =V or 5V 45 8 µa I QDD Quiescent V DD Supply Current V IN =V or 5V 75 11 I PBS Operating V BS Supply Current f IN =2kHz, rms value 53 64 I PDD Operating V DD Supply Current f IN =2kHz, rms value 53 64 µa GIC INPUT SECTION (, LIN) V IH Logic "1" Input Voltage 2.5 V IL Logic "" Input Voltage 1.2 V I IN+ Logic "1" Input Bias Current V IN =5V 25 5 I IN- Logic "" Input Bias Current V IN =V 1. 2. µa R IN Input Pull-down Resistance 1 2 K GATE DRIVER OUTPUT SECTION (, ) V OH High-level Output Voltage, V BIAS -V O No Load 1. V V OL Low-level Output Voltage, V O No Load 35 mv Output High, Short-circuit Pulsed I O+ Current (4) V O =V, V IN =5V with PW<1µs 3.5 4.5 Output Low, Short-circuit Pulsed V I O =15V, V IN =V with O- Current (4) 3.5 4.5 PW<1µs A Allowable Negative V Pin Voltage for S Signal Propagation to -9.8-7. V S - COM S -COM/COM-S Voltage Endurability -7. 7. V.5 V Note: 4. This parameter guaranteed by design. Dynamic Electrical Characteristics V BIAS (V DD, V BS )=15.V, =S =COM=V, C L =1pF and T A =25 C unless otherwise specified. Symbol Characteristics Test Condition Min. Typ. Max. Unit t on Turn-on Propagation Delay =V 14 2 t off Turn-off Propagation Delay =V 14 2 MT Delay Matching, HS & LS Turn-on/off 5 ns t r Turn-on Rise Time 25 5 t f Turn-off Fall Time 2 45 FAN739 Rev. 1..6 6
Typical Characteristics t ON [ns] t R [ns] 24 22 2 18 16 14 12 1 8 6 4 3 2 Figure 6. Turn-on Propagation Delay t OFF [ns] t F [ns] 24 22 2 18 16 14 12 1 8 6 4 3 2 Figure 7. Turn-off Propagation Delay 1 1 Figure 8. Turn-on Rise Time Figure 9. Turn-off Fall Time 5 5 4 4 MT ON [ns] 3 2 MT OFF [ns] 3 2 1 1-1 Figure 1. Turn-on Delay Matching Figure 11. Turn-off Delay Matching FAN739 Rev. 1..6 7
Typical Characteristics (Continued) I QDD [ A] I PDD [ A] 14 12 1 8 6 4 2 Figure 12. Quiescent V DD Supply Current 1 8 6 I QBS [ A] I PBS [ A] 12 1 8 6 4 2 1 8 6 Figure 13. Quiescent V BS Supply Current 4 4 2 2 Figure 14. Operating V DD Supply Current Figure 15. Operating V BS Supply Current. 9.5 9. 9. 8.5 V DDUV+ [V] 8.5 V DDUV- [V] 8. 8. 7.5 7.5 7. Figure 16. V DD UV+ Figure 17. V DD UV- FAN739 Rev. 1..6 8
Typical Characteristics (Continued) V BSUV+ [V] V OH [mv] 9.5 9. 8.5 8. 7.5 Figure 18. V BS UV+ 15 12 9 6 V BSUV- [V] V OL [mv] 9. 8.5 8. 7.5 7. 2 1 Figure 19. V BS UV- 3-1 -2 Figure 2. High-Level Output Voltage Figure 21. Low-Level Output Voltage 3. 3. 2.5 2.5 V IH [V] 2. 1.5 V IL [V] 2. 1.5 1. 1..5.5 Figure 22. Logic High Input Voltage Figure 23. Low Input Voltage FAN739 Rev. 1..6 9
Typical Characteristics (Continued) I IN+ [ A] 6 5 4 3 2 1-1 Figure 24. Logic Input High Bias Current [V] -7-8 -9-1 -11-12 Figure 25. Allowable Negative Voltage. FAN739 Rev. 1..6 1
Switching Time Definitions LIN COM Figure 26. Switching Time Test Circuit (Referenced 8-SOP) LIN 1nF 1 1nF Figure 27. Input/Output Timing Diagram V B 2 LIN 7 1µF 1nF 3 4 FAN739 Rev.1 8 6 V DD 5 15V 15V 1µF 1nF FAN739 Rev.1 LIN 5% 5% t on t r t off t f 9% 9% 1% 1% FAN739 Rev.1 Figure 28. Switching Time Waveform Definitions LIN 5% 5% 1% 1% MT MT 9% FAN739 Rev.1 9% Figure 29. Delay Matching Waveform Definitions FAN739 Rev. 1..6 11
Physical Dimensions Figure 3. 8-Lead Small Outline Package (SOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. FAN739 Rev. 1..6 12
Physical Dimensions (Continued) Figure 31. 14-Lead Small Outline Package (SOP) Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild s worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor s online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/. FAN739 Rev. 1..6 13
FAN739 Rev. 1..6 14
Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Fairchild Semiconductor: FAN739M1X FAN739MX