AN1093: Achieving Low Jitter Using an Oscillator Reference with the Si Jitter Attenuators

Similar documents
AN862: Optimizing Jitter Performance in Next-Generation Internet Infrastructure Systems

Table MHz TCXO Sources. AVX/Kyocera KT7050B KW33T

AN905 EXTERNAL REFERENCES: OPTIMIZING PERFORMANCE. 1. Introduction. Figure 1. Si5342 Block Diagram. Devices include: Si534x Si5380 Si539x

UG123: SiOCXO1-EVB Evaluation Board User's Guide

Si21xxx-yyy-GM SMIC 55NLL New Raw Wafer Suppliers

IN1/XA C PAR IN2/XB. Figure 1. Equivalent Crystal Circuit

When paired with a compliant TCXO or OCXO, the Si5328 fully meets the requirements set forth in G.8262/Y ( SyncE ), as shown in Table 1.

AN255. REPLACING 622 MHZ VCSO DEVICES WITH THE Si55X VCXO. 1. Introduction. 2. Modulation Bandwidth. 3. Phase Noise and Jitter

AN1104: Making Accurate PCIe Gen 4.0 Clock Jitter Measurements

AN599. Si4010 ARIB STD T-93 TEST RESULTS (315 MHZ) 1. Introduction. 2. Relevant Measurements Limits DKPB434-BS Schematic and Layout

profile for maximum EMI Si50122-A5 does not support Solid State Drives (SSD) Wireless Access Point Home Gateway Digital Video Cameras REFOUT DIFF1

Table 1. TS1100 and MAX9634 Data Sheet Specifications. TS1100 ±30 (typ) ±100 (typ) Gain Error (%) ±0.1% ±0.1%

Description. Benefits. Logic Control. Rev 2.1, May 2, 2008 Page 1 of 11

Figure 1. Typical System Block Diagram

TS1105/06/09 Current Sense Amplifier EVB User's Guide

AN959: DCO Applications with the Si5341/40

UG175: TS331x EVB User's Guide

Change of Substrate Vendor from SEMCO to KCC

AN933: EFR32 Minimal BOM

AN985: BLE112, BLE113 AND BLE121LR RANGE ANALYSIS

AN656. U SING NEC BJT(NESG AND NESG250134) POWER AMPLIFIER WITH Si446X. 1. Introduction. 2. BJT Power Amplifier (PA) and Match Circuit

AN31. I NDUCTOR DESIGN FOR THE Si41XX SYNTHESIZER FAMILY. 1. Introduction. 2. Determining L EXT. 3. Implementing L EXT

Assembly Site Addition (UTL3)

Figure 1. Low Voltage Current Sense Amplifier Utilizing Nanopower Op-Amp and Low-Threshold P-Channel MOSFET

TS3003 Demo Board FEATURES COMPONENT LIST ORDERING INFORMATION. TS3003 Demo Board TS3003DB

WT11I DESIGN GUIDE. Monday, 28 November Version 1.1

Low Jitter and Skew 10 to 220 MHz Zero Delay Buffer (ZDB) Description. Benefits. Low Power and Low Jitter PLL. (Divider for -2 only) GND

Normal Oscillator Behavior (Device A) Figure 1. Normal Oscillator Behavior (Device A) ft = f0 1 + TC1 T T0

TS3004 Demo Board FEATURES COMPONENT LIST ORDERING INFORMATION. TS3004 Demo Board TS3004DB. 5V Supply Voltage FOUT/PWMOUT Output Period Range:

AN1057: Hitless Switching using Si534x/8x Devices

Description. Benefits. Low Jitter PLL With Modulation Control. Input Decoder SSEL0 SSEL1. Figure 1. Block Diagram

AN0026.1: EFM32 and EFR32 Wireless SOC Series 1 Low Energy Timer

AN0026.0: EFM32 and EZR32 Wireless MCU Series 0 Low Energy Timer

INPUT DIE V DDI V DD2 ISOLATION ISOLATION XMIT GND2. Si8710 Digital Isolator. Figure 1. Si8710 Digital Isolator Block Diagram

Si4825-DEMO. Si4825 DEMO BOARD USER S GUIDE. 1. Features. Table 1. Si4825 Band Sequence Definition

package and pinout temperature range Test and measurement Storage FPGA/ASIC clock generation 17 k * 3

Si52111-B3/B4 PCI-EXPRESS GEN 2 SINGLE OUTPUT CLOCK GENERATOR. Features. Applications. Description. compliant. 40 to 85 C

Figure 1. LDC Mode Operation Example

Optocoupler 8. Shield. Optical Receiver. Figure 1. Optocoupler Block Diagram

AN1005: EZR32 Layout Design Guide

Description. Benefits. Low Jitter PLL With Modulation Control. Input Decoder SSEL0 SSEL1. Figure 1. Block Diagram. Rev 2.6, August 1, 2010 Page 1 of 9

Si597 QUAD FREQUENCY VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 TO 810 MHZ. Features. Applications. Description. Functional Block Diagram.

Not Recommended for New Design. SL28PCIe16. EProClock PCI Express Gen 2 & Gen 3 Clock Generator. Features. Pin Configuration.

The 500 Series Z-Wave Single Chip ADC. Date CET Initials Name Justification

Si Data Short

AN523. OVERLAY CONSIDERATIONS FOR THE Si114X SENSOR. 1. Introduction. 2. Typical Application

Si Data Short

BGM13P22 Module Radio Board BRD4306A Reference Manual

Low-Power Single/Dual-Supply Dual Comparator with Reference. A 5V, Low-Parts-Count, High-Accuracy Window Detector

3.2x5 mm packages. temperature range. Test and measurement Storage FPGA/ASIC clock generation. 17 k * 3

S R EVISION D VOLTAGE- C ONTROLLED C RYSTAL O SCILLATOR ( V C X O ) 1 0 M H Z TO 1. 4 G H Z

The Si86xxIsoLin reference design board contains three different analog isolation circuits with performance summarized in Table 1.

Low-Power Single/Dual-Supply Quad Comparator with Reference FEATURES

AN427. EZRADIOPRO Si433X & Si443X RX LNA MATCHING. 1. Introduction. 2. Match Network Topology Three-Element Match Network

UG310: XBee3 Expansion Kit User's Guide

Features + DATAIN + REFCLK RATESEL1 CLKOUT RESET/CAL. Si DATAOUT DATAIN LOS_LVL + RATESEL1 LOL LTR SLICE_LVL RESET/CAL

Si596 DUAL FREQUENCY VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 TO 810 MHZ. Features. Applications. Description. Functional Block Diagram.

UG310: LTE-M Expansion Kit User's Guide

Pin Assignments VDD CLK- CLK+ (Top View)

AN614 A SIMPLE ALTERNATIVE TO ANALOG ISOLATION AMPLIFIERS. 1. Introduction. Input. Output. Input. Output Amp. Amp. Modulator or Driver

TSM6025. A +2.5V, Low-Power/Low-Dropout Precision Voltage Reference FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION CIRCUIT

90 µa max supply current 9 µa shutdown current Operating Temperature Range: 40 to +85 C 5-pin SOT-23 package RoHS-compliant

TSM9634F. A 1µA, SOT23 Precision Current-Sense Amplifier DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

TS A 0.65V/1µA Nanopower Voltage Detector with Dual Outputs DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

Si595 R EVISION D VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 TO 810 MHZ. Features. Applications. Description. Functional Block Diagram.

AN114. Scope. Safety. Materials H AND SOLDERING TUTORIAL FOR FINE PITCH QFP DEVICES. Optional. Required. 5. Solder flux - liquid type in dispenser

Case study for Z-Wave usage in the presence of LTE. Date CET Initials Name Justification

Ultra Series Crystal Oscillator Si540 Data Sheet

Ultra Series Crystal Oscillator Si562 Data Sheet

UG168: Si8284-EVB User's Guide

Hardware Design Considerations

Ultra Series Crystal Oscillator Si560 Data Sheet

Ultra Series Crystal Oscillator Si540 Data Sheet

AN0002.0: EFM32 and EZR32 Wireless MCU Series 0 Hardware Design Considerations

Ultra Series Crystal Oscillator (VCXO) Si567 Data Sheet

Not Recommended for New Design. SL28PCIe25. EProClock PCI Express Gen 2 & Gen 3 Generator. Features. Block Diagram.

Si53360/61/62/65 Data Sheet

TS1105/06 Data Sheet. TS1105 and TS1106 Unidirectional and Bidirectional Current- Sense Amplifiers + Buffered Unipolar Output with Adjustable Bias

3.3 and 2.5 V supply options. Broadcast video. Switches/routers FPGA/ASIC clock generation CLK+ CLK GND

Si510/511. CRYSTAL OSCILLATOR (XO) 100 khz TO 250 MHZ. Features. Applications. Description. Si5602. Ordering Information: See page 14.

Si8751/52 Data Sheet. Isolated FET Driver with Pin Control or Diode Emulator Inputs

TS3300 FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION CIRCUIT VIN, VOUT, 3.5µA, High-Efficiency Boost + Output Load Switch

frequencies from 2.5 khz to 200 MHz Separate voltage supply pins provide Output VDDO: 1.8 V, 2.5 V or 3.3 V (25 ma core, typ)

Si3402B-EVB. N ON-ISOLATED EVALUATION BOARD FOR THE Si3402B. 1. Description. 2. Si3402B Board Interface

TS1109 Data Sheet. TS1109 Bidirectional Current-Sense Amplifier with Buffered Bipolar

AN0016.1: Oscillator Design Considerations

Table 1. Si443x vs. Si446x DC Characteristics. Specification Si443x Si446x. Ambient Temperature 40 to 85 C 40 to 85 C

Si720x Switch/Latch Hall Effect Magnetic Position Sensor Data Sheet

Choosing the Optimal Internal or External Clocking Solution for FPGA-Based Designs

Si8751/52 Data Sheet. Isolated FET Driver with Pin Control or Diode Emulator Inputs

1.6V Nanopower Comparators with/without Internal References

TS1100. A 1µA, +2V to +27V SOT23 Precision Current-Sense Amplifier DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

Storage Telecom Industrial Servers Backplane clock distribution VDDOA OE[0:4] Q0, Q1, Q2, Q3, Q4 Q0, Q1, Q2, Q3, Q4 SFOUT[1:0] VDDOB OE[5:9]

Table 1. WMCU Replacement Types. Min VDD Flash Size Max TX Power

Table 1. Summary of Measured Results. Spec Par Parameter Condition Limit Measured Margin. 3.2 (1) TX Antenna Power +10 dbm dbm 0.

Si5365 PIN-PROGRAMMABLE PRECISION CLOCK MULTIPLIER. Features. Si533x family of products. CML, CMOS)

TS V Nanopower Comparator with Internal Reference DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

Si5350B-B FACTORY-PROGRAMMABLE ANY-FREQUENCY CMOS CLOCK GENERATOR + VCXO. Features. Applications. Description. Functional Block Diagram

Selectable LVCMOS drive strength to. 40 to +85 C. Storage Telecom Industrial Servers Backplane clock distribution VDDOA OE[0:4] Q0, Q1, Q2, Q3, Q4

Hardware Design Considerations

Transcription:

AN1093: Achieving Low Jitter Using an Oscillator Reference with the Si5342-47 Jitter Attenuators This applican note references the Si5342-7 jitter attenuator products that use an oscillator as the frequency reference connected to the XA/XB input. Although many types of oscillators can be used with the Si5342-47, a common use case is when a TCXO/ OCXO is needed to meet the requirements of Synchronous Ethernet (SyncE), G.8262, and other non-synce applications that use a low PLL bandwidth. Additionally, this application note describes how to achieve low jitter using an oscillator as the reference on the XA/XB pins, methods for selecting the TCXO/OCXO, and the importance of layout. This application note also describes attenuator design, including circuit recommendations for various TCXO outputs, and how these outputs can affect rise times, fall times, and input signal swing. KEY POINTS PCB layout for TCXOs is critical for low jitter A 3.3 V CMOS TCXO signal must be attenuated before it is applied to the XA pin For best performance, TCXOs require very clean power supplies A noise comparison is also provided in which two different input power supplies use varying bypass capacitors going into two different TCXOs. This comparison shows the jitter performance going into the Si534x device as well as the output performance from the Si5344H. Finally, the differences between using an OCXO in place of a TCXO are defined. In order to meet the wander generation and attenuation limits in G.8262, the Si534x DSPLL loop BW must be below 10 Hz. The standard configuration of the Si534x uses a crystal (see Figure 1.1 Crystal Resonator Connection on page 2 ) but the wander characteristics of an uncompensated crystal will result in not meeting some of the G. 8262 requirements. A TCXO or OCXO has better wander stability than a crystal, and using a TCXO at the XA/XB pins will allow the device to meet the wander requirements outlined in ITU-T G.8262 (07/2010) section 8.1 (on wander generation) and section 10 (on wander transfer). This application note applies specifically to the Si5342-47 family of jitter attenuators. It does not apply to the Si5348 or the Si5383 because their TCXO/ OCXOs are connected to the REF clock input pins, not the XA pin. Similarly, because a TCXO can be connected to its clock input pins, this application note is not relevant to the Si5340/41 clock generators. Refer to Si5345-Si5344-Si5342_Synchronous Ethernet-G.8262_ComplianceTest Results for G.8262 details. The application note, "AN905: Si534X External References; Optimizing Performance" and reference manual "Si534x/8x Jitter Attenuators Recommended Crystal, TCXO and OCXO Reference Manual" are companion documents that list recommended circuits, vendors, and part numbers that provide complementary information on this subject. silabs.com Building a more connected world. Rev. 0.1

Selecting a TCXO to Connect to the XA/XB Pins 1. Selecting a TCXO to Connect to the XA/XB Pins Designs that do not require a low loop bandwidth may benefit from using a standard crystal oscillator connected to the XA/XB pins instead of a crystal. This may be due to the fact that the oscillator output is already available on the PCB from an existing clock buffer, or it may be because the crystal oscillator is part of a list of approved vendor part numbers. See the figure below for connecting a standard crystal to a Si534x device. With a loop BW below ~40 Hz, the use of a crystal for the XA/XB jitter reference becomes a problem because the wander of an uncompensated crystal affects low-offset phase noise. As a result, the PLL cannot meet the G.8262 requirements. Using a TCXO or OCXO delivers better wander stability. However, the TCXO must be chosen carefully by referring to the list of TCXO recommendations in the Si534x/8x Jitter Attenuators Recommended Crystal, TCXO and OCXO Reference Manual. Oscillators usually come with two output options: clipped sine wave and CMOS. Oscillators with clipped sine wave outputs should be avoided because they have slow rise times that lead to increased jitter at the Si5342-47 XA/XB input. Because there is no jitter attenuation below 1 MHz from the XA/XB pins to the clock outputs, most of the jitter on the XA/XB pins will appear on the clock outputs of the Si5342-47. It is therefore important to select a low-jitter oscillator with reasonable output slew rates. After selecting an appropriate oscillator, there are still other challenges. Oscillators with a single-ended output should be connected to the XA pin on the Si5342-47. However the oscillator signal must be attenuated from the standard 3.3V CMOS output to match the XA pin which has a maximum input swing of 2 V, pk-pk. Other issues like DC loading, PCB layout, and power supply sensitivity must also be considered to ensure optimal operation. 48-54 MHz XTAL XA XB 2xCL 2xCL OSC PXAXB Figure 1.1. Crystal Resonator Connection silabs.com Building a more connected world. Rev. 0.1 2

PCB Layout 2. PCB Layout The output drive capability of an oscillator must be considered when connecting it to the XA/XB pins. For example, a typical TCXO is specified with a load of 10 kω in parallel with 10 pf and can drive only 4 ma of output current. This puts constraints on both the attenuator (necessitated by the 2 V pk-pk swing at the XA input) and the PCB etch run. Because the attenuator will not have a high impedance and source termination will only work if the transmission ends at a high impedance, source termination at the TCXOs output is not particularly useful. Since a TCXO is unable to drive a 50 Ω end terminated load (either AC or DC coupled), the etch trace transmission line connecting the two cannot be terminated properly. To avoid signal integrity issues, the TCXO must be placed as close to the XA pin as possible so that the PCB etch transmission line will not need to be terminated. silabs.com Building a more connected world. Rev. 0.1 3

Attenuator Design 3. Attenuator Design The simplest approach to applying an attenuator from an oscillator such as a TCXO to the Si534x is shown below: Si534x 3.3 V TXCO R1 XA XB 2.5 V R2 Figure 3.1. Simple Attenuator There are, however, two issues with this circuit. The first issue is that the DC load that the oscillator sees is referenced to ground. A load that is centered at the halfway point (1.65V = 3.3V/2) will minimize the peak current coming out of the oscillator. The second issue is that the attenuator circuit acts as a low pass filter. If we assume that R1 = R2 = 5 kω so that the total DC load that the TCXO sees is 10 kω, the 10 pf input capacitance of the XA pin will create a low pass filter with a -3dB cutoff frequency of about 6.45 MHz = 1 / (2pi*R*C). With a 50 MHz oscillator frequency, the input signal pk-pk swing will be too small. Decreasing the value of R1 and R2 to increase the cutoff frequency will put too much of a DC load on the oscillator. The recommended attenuation circuit is shown below: V3P3 TCXO VDD OUT 453 Ω R1 100 nf XA XB Si5345/44/42 GND 453 Ω 100 nf 100 nf Figure 3.2. Recommended Oscillator to Si534x Attenuator The low pass filter now has a cutoff frequency of ~70 MHz. With an oscillator frequency of 50 MHz, the fundamental will pass through and the third overtone will be attenuated, which is acceptable. Also, the load is centered at the average value of the oscillator s output. Here is a scope plot of the XA pin with the above circuit: silabs.com Building a more connected world. Rev. 0.1 4

Attenuator Design Figure 3.3. RC Attenuator Waveform The slow rise time shown in the figure above makes the Si534x sensitive to noise when the signal crosses the threshold voltage of 1.2 V. For this reason, it is necessary to keep the oscillator as close to the Si534x as possible to minimize stray pickup. Another unconventional approach to attenuation that uses capacitors is shown in the following schematic: TXCO 15 pf XA Si534x 10 pf XB 100 nf Figure 3.4. Capacitor Attenuator The ratio of the capacitors determines the amount of attenuation and the series combination of the two provides the 10 pf load. The advantage of this circuit is that it provides better rise and fall times because it attenuates the harmonics of the 40 MHz signal less than the above RC attenuator. Figure 3.5 Capacitor Attenuator Waveform on page 6 shows the improved rise/fall time of the capacitor attenuator. silabs.com Building a more connected world. Rev. 0.1 5

Attenuator Design Figure 3.5. Capacitor Attenuator Waveform silabs.com Building a more connected world. Rev. 0.1 6

Power Supply Noise 4. Power Supply Noise A very clean power supply is required to achieve superior jitter performance with an oscillator. To measure the effects of power supply noise, two TCXOs were mounted on a small evaluation board, pictured below: Figure 4.1. TCXO Eval Board Picture This evaluation board has a single 100 nf bypass cap and was powered by an Agilent model E3648A lab supply. Two representative TCXOs (labeled A and B) were used to generate the following phase noise plots. With this setup, TCXO A had the following phase noise plot: silabs.com Building a more connected world. Rev. 0.1 7

Power Supply Noise Figure 4.2. TCXO A with 100 nf Figure 4.3. TCXO B with 100 nf Both of these TCXO plots show a pronounced clump of spurs in the mid band. The signals from the A and B TCXOs were then used as the XA signals for an Si5344H eval board with an output frequency of 2.105 GHz. silabs.com Building a more connected world. Rev. 0.1 8

Power Supply Noise Figure 4.4. Si5344H with TCXO A and a 100 nf Cap Figure 4.5. Si5344H with TCXO B and a 100 nf Cap silabs.com Building a more connected world. Rev. 0.1 9

Power Supply Phase Noise Plot with Added 100 μf Bypass Cap 5. Power Supply Phase Noise Plot with Added 100 μf Bypass Cap A 100 μf cap was added in parallel with the 100 nf bypass cap to both of the small TCXO eval boards and the above four plots were retaken. The resulting phase noise plots are as follows: Figure 5.1. TCXO A with Added 100 μf Cap Figure 5.2. TCXO B with Added 100 μf Cap silabs.com Building a more connected world. Rev. 0.1 10

Power Supply Phase Noise Plot with Added 100 μf Bypass Cap As shown in Figure 5.1 TCXO A with Added 100 μf Cap on page 10 and Figure 5.2 TCXO B with Added 100 μf Cap on page 10, adding the 100 μf bypass cap significantly decreased the mid band phase noise, but did not eliminate it. These clock signals were used as the XA signal for the same Si5344H project file with the following results. Figure 5.3. Si5344H using TCXO A with Added 100 μf Cap Figure 5.4. Si5344H using TCXO B with Added 100 μf Cap The addition of the 100 μf bypass cap can improve performance, but there are still remnants of the mid band clump of spurs. silabs.com Building a more connected world. Rev. 0.1 11

Using a Cleaner Power Supply 6. Using a Cleaner Power Supply The next step to get improved jitter performance was to use a cleaner power supply going into the TCXO. The Keysight E5052B Source Signal Analyzer was used to power the small TCXO eval boards and the plots were repeated (using both the 100uF and the 100nF bypass caps). Figure 6.1. TCXO A using the E5052B Power Supply silabs.com Building a more connected world. Rev. 0.1 12

Using a Cleaner Power Supply Figure 6.2. TCXO B using the E5052B Power Supply The spurs have almost completely been eliminated and the XA clock source is finally clean. These two clock signals were then connected to the XA pin of the Si5344H eval board and plots were taken. Figure 6.3. Si5344H with TCXO A and the E5052B Power Supply silabs.com Building a more connected world. Rev. 0.1 13

Using a Cleaner Power Supply Figure 6.4. Si5344H with TCXO B and the E5052B Power Supply Figure 6.3 Si5344H with TCXO A and the E5052B Power Supply on page 13 and Figure 6.4 Si5344H with TCXO B and the E5052B Power Supply on page 14 show improved jitter. silabs.com Building a more connected world. Rev. 0.1 14

Using a High Performance OCXO 7. Using a High Performance OCXO As an indication of Si5344H performance with a very clean XA/XB source, a high performance (and expensive) 100 MHz OCXO was put in place of the TCXOs. An internal divider on the XA/XB input was enabled to divide the input by two so that the same ClockBuilder- Pro project file could be used. Figure 7.1. 100 MHz OCXO Although the OCXO has some spurs, overall its phase noise is extremely low. silabs.com Building a more connected world. Rev. 0.1 15

Using a High Performance OCXO Figure 7.2. Si5344H with a High Performance OCXO The low phase noise of the OCXO helps to improve Si5344H performance. This level of performance is similar to what one would expect when using a crystal at the XAXB pins (see Figure 1.1 Crystal Resonator Connection on page 2). silabs.com Building a more connected world. Rev. 0.1 16

RMS Jitter Value Tables 8. RMS Jitter Value Tables The following tables list the jitter values from the phase noise plots provided in this application note. Table 8.1. TCXO/OCXO Jitter Values in fsec RMS from the Phase Noise Plots Figure Jitter Figure 4.2 TCXO A with 100 nf on page 8 560 Figure 4.3 TCXO B with Just 100 nf on page 8 872 Figure 5.1 TCXO A with Added 100 μf Cap on page 10 346 Figure 5.2 TCXO B with Added 100 uf cap on page 10 374 Figure 6.1 TCXO A using the E5052B Power Supply on page 12 293 Figure 6.2 TCXO B using the E5052B Power Supply on page 13 282 Figure 7.1 100 MHz High Performance OCXO on page 15 44 Table 8.2. Si5344H Jitter Values from the Phase Noise Plots Figure Jitter Figure 4.4 Si5344H with TXCO A and Just a 100 nf Cap on page 9 202 Figure 4.5 Si5344H with TCXO B and a 100 nf Cap on page 9 172 Figure 5.3 Si5344H using TCXO A with Added 100 μf Cap on page 11 163 Figure 5.4 Si5344H using TCXO B with Added 100 μf Cap on page 11 160 Figure 6.1 TCXO A using the E5052B Power Supply on page 12 146 Figure 6.4 Si5344H with TCXO B and the E5052B Power Supply on page 14 147 Figure 7.2 Si5344H with a High Performance OCXO on page 16 99 silabs.com Building a more connected world. Rev. 0.1 17

Conclusions 9. Conclusions When using oscillators as the reference input to the XAXB pins on Si5342-47, care must be taken with regard to the following issues: 1. If the oscillator cannot drive a 50 Ω transmission line, it must be located as close to the Si534x as possible to eliminate transmission line effects. 2. The DC load on the output of an oscillator should be considered. Typical TCXOs require 10 kω or higher. 3. Because the oscillator signal needs to be attenuated before being connected to the XA pin, care must be taken in designing the attenuator. 4. A typical oscillator such as a TCXO needs a very clean and well-bypassed power supply. For the highest performance, a threeterminal, linear regulator should be considered. There are significant variations in the output noise of three-terminal regulators, so a low noise regulator should be chosen for the best performance. To avoid additional stray noise pickup, this regulator should ideally supply power only to the TCXO. 5. An exceptionally clean XA/XB signal results in very low jitter, similar to the jitter that one would expect when using a crystal as the XA/XB source. However, an uncompensated crystal results in high wander generation, particularly with loop bandwidths below ~40Hz. For applications that need both the lowest jitter and wander, consider using an Si5348, Si5383, or Si5384. These devices provide a true best of both worlds solution. silabs.com Building a more connected world. Rev. 0.1 18

ClockBuilder Pro One-click access to Timing tools, documentation, software, source code libraries & more. Available for Windows and ios (CBGo only). www.silabs.com/cbpro Timing Portfolio www.silabs.com/timing SW/HW www.silabs.com/cbpro Quality www.silabs.com/quality Support and Community community.silabs.com Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, Bluegiga, Bluegiga Logo, Clockbuilder, CMEMS, DSPLL, EFM, EFM32, EFR, Ember, Energy Micro, Energy Micro logo and combinations thereof, "the world s most energy friendly microcontrollers", Ember, EZLink, EZRadio, EZRadioPRO, Gecko, ISOmodem, Micrium, Precision32, ProSLIC, Simplicity Studio, SiPHY, Telegesis, the Telegesis Logo, USBXpress, Zentri and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA http://www.silabs.com