One-PLL General Purpose Clock Generator

Similar documents
Universal Programmable Clock Generator (UPCG)

One-PLL General Purpose Flash Programmable Clock Generator

Programmable Spread Spectrum Clock Generator for EMI Reduction

3.3V Zero Delay Buffer

FailSafe PacketClock Global Communications Clock Generator

General Purpose Clock Synthesizer

3.3V Zero Delay Buffer

High-Frequency Programmable PECL Clock Generator

100-MHz Pentium II Clock Synthesizer/Driver with Spread Spectrum for Mobile or Desktop PCs

Spread Spectrum Frequency Timing Generator

Three-PLL General Purpose EPROM Programmable Clock Generator

Quad PLL Programmable Clock Generator with Spread Spectrum

Spread Spectrum Clock Generator

High-accuracy EPROM Programmable Single-PLL Clock Generator

Programmable Clock Generator

14-Bit Registered Buffer PC2700-/PC3200-Compliant

Peak Reducing EMI Solution

Three-PLL General-Purpose EPROM Programmable Clock Generator

Low-Cost Notebook EMI Reduction IC. Applications. Modulation. Phase Detector

Crystal to LVPECL Clock Generator

Dual Programmable Clock Generator


2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer

Spread Spectrum Clock Generator

A 4 A 3 A 2 ROW DECODER 64K x 16 RAM Array I/O 1 I/O X 2048 I/O 9 I/O 16

Universal Programmable Clock Generator (UPCG)

2.5V or 3.3V, 200-MHz, 12-Output Zero Delay Buffer

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7

8K x 8 Static RAM CY6264. Features. Functional Description

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

128K x 8 Static RAM CY7C1019B CY7C10191B. Features. Functional Description. Logic Block Diagram. Pin Configurations

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

SENSE AMPS POWER DOWN

256K x 8 Static RAM Module

ICS LOW PHASE NOISE CLOCK MULTIPLIER. Features. Description. Block Diagram DATASHEET

LOW PHASE NOISE CLOCK MULTIPLIER. Features

Spread Aware, Ten/Eleven Output Zero Delay Buffer

PRELIMINARY C106A 1. 7C106A 12 7C106A 15 7C106A 20 7C106A 25 7C106A 35 Maximum Access Time (ns) Maximum Operating

PCS3P73U00/D. USB 2.0 Peak EMI reduction IC. General Features. Application. Product Description. Block Diagram

PT7C4502 PLL Clock Multiplier

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7 A 15 7

PT7C4511. PLL Clock Multiplier. Features. Description. Pin Configuration. Pin Description

General Purpose Frequency Timing Generator

512 x 8 Registered PROM

PCK2021 CK00 (100/133 MHz) spread spectrum differential system clock generator

P2042A LCD Panel EMI Reduction IC

64-Macrocell MAX EPLD

ICS LOW EMI CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET

Direct Rambus Clock Generator

32K x 8 Power Switched and Reprogrammable PROM

IDT5V60014 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

32K x 8 Reprogrammable Registered PROM

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

Programmable Skew Clock Buffer

ICS LOW SKEW 2 INPUT MUX AND 1 TO 8 CLOCK BUFFER. Features. Description. Block Diagram INA INB SELA

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Spread Spectrum Clock Generator

ASM3P2669/D. Peak EMI Reducing Solution. Features. Product Description. Application. Block Diagram

20MHz to 134MHz Spread-Spectrum Clock Modulator for LCD Panels DS1181L

PCKV MHz differential 1:10 clock driver

PCKV MHz differential 1:10 clock driver

AV9108. CPU Frequency Generator. Integrated Circuit Systems, Inc. General Description. Features. Block Diagram

The FS6128 is a monolithic CMOS clock generator IC designed to minimize cost and component count in digital video/audio systems.

Low-Jitter, 8kHz Reference Clock Synthesizer Outputs MHz

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PCS3P73U00/D. USB 2.0 Peak EMI reduction IC. General Features. Applications. Product Description. Block Diagram

ICS512 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

PCS3P8103A General Purpose Peak EMI Reduction IC

DESCRIPTION CLKA1 CLKA2 CLKA3 CLKA4 CLKB1 CLKB2 CLKB3 CLKB4

Features. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

1 Mbit (128K x 8) Static RAM

Low Skew Clock Buffer

64K x 1 Static RAM CY7C187. Features. Functional Description. Logic Block Diagram. Pin Configurations. Selection Guide DIP. SOJ Top View.

SM General Description. ClockWorks. Features. Applications. Block Diagram

64K x V Static RAM Module

Low-Power 2.25V to 3.63V DC to 150MHz 1:6 Fanout Buffer IC DESCRIPTION

ICS511 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

Frequency Timing Generator for Transmeta Systems

ICS571 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

YT0 YT1 YC1 YT2 YC2 YT3 YC3 FBOUTT FBOUTC

IDT9170B CLOCK SYNCHRONIZER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

Features VDD. PLL Clock Synthesis and Spread Spectrum Circuitry GND

Three PLL General Purpose EPROM Programmable Clock Generator

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

I/O 1 I/O 2 I/O 3 A 10 6

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

8K x 8 EPROM CY27C64. Features. Functional Description. fax id: 3006

Phase Detector. Charge Pump. F out = F VCO / (4*P)

Features. Applications

2.5V/3.3V 500MHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux

ICS PLL BUILDING BLOCK

ICS663 PLL BUILDING BLOCK

PCI-EXPRESS CLOCK SOURCE. Features

Transcription:

One-PLL General Purpose Clock Generator Features Integrated phase-locked loop Low skew, low jitter, high accuracy outputs Frequency Select Pin 3.3V Operation with 2.5 V Output Option 16-TSSOP Benefits Internal PLL with up to 333 MHz internal operation Meets critical timing requirements in complex system designs Dynamic frequency selection Enables application compatibility Industry standard package saves on board space Part Number Outputs Input Frequency Output Frequency Range CY26112 4 14.7456 MHz 2 x 3.6864 MHz, 2 x 33/66 MHz (selectable) Logic Block Diagram Pin Configurations XIN XOUT OSC. Q Φ VCO 3.6864 CY26112 16-pin TSSOP FS P PLL OUTPUT MULTIPLEXER AND DIVIDERS 3.6864 33/66 XIN VDD AVDD OE AVSS VSSL NC LCLK1 1 16 2 15 3 14 4 13 5 12 6 11 7 10 8 9 XOUT CLK4 CLK3 VSS N/C VDDL FS LCLK2 33/66 OE VDDL VSSL VDD AVDD AVSS VSS Output Pin Default Frequency Unit LCLK1 8 3.6864 MHz LCLK2 9 3.6864 MHz CLK3 14 33/66 (selectable) MHz CLK4 15 33/66 (selectable) MHz Cypress Semiconductor Corporation 3901 North First Street San Jose CA 95134 408-943-2600 Document #: 38-07096 Rev. ** Revised August 7, 2001

Summary Name Pin Number Description XIN 1 Reference Input VDD 2 Voltage Supply AVDD 3 Analog Voltage Supply OE 4 Output Enable, OE = 0 three-state; OE = 1 active AVSS 5 Analog Ground VSSL 6 LCLK Ground NC 7 No Connect - Reserved LCLK1 8 3.6864 MHz Clock output 1 at V DDL level LCLK2 9 3.6864 MHz Clock output 2 at V DDL level FS 10 Frequency Select Pin FS = 0: 33 MHz, FS = 1: 66 MHz VDDL 11 LCLK Voltage Supply (2.5V or 3.3V) NC 12 No Connect - Reserved VSS 13 Ground CLK3 14 Clock output 3-33 MHz/66 MHz CLK4 15 Clock output 4-33 MHz/66 MHz XOUT [1] 16 Reference Output Absolute Maximum Conditions Parameter Description Min. Max. Unit VDD Supply Voltage 0.5 7.0 V VDDL I/O Supply Voltage 7.0 V T J Junction Temperature 125 C Digital Inputs AV SS 0.3 AV DD + 0.3 V Digital Outputs referred to VDD V SS 0.3 V DD + 0.3 V Digital Outputs referred to VDDL V SS 0.3 V DDL +0.3 V Electro-Static Discharge 2 kv Recommended Operating Conditions Parameter Description Min. Typ. Max. Unit V DD Operating Voltage 3.0 3.3 3.6 V V DDL Operating Voltage 2.375 2.5 2.625 V T A Ambient Temperature 0 70 C C LOAD Max. Load Capacitance 15 pf f REF Driven Reference Frequency 14.7456 MHz Note: 1. Float XOUT if XIN is externally driven. Document #: 38-07096 Rev. ** Page 2 of 5

DC Electrical Characteristics Parameter [1] Name Description Min. Typ. Max. Unit I OH Output High Current V OH = V DD 0.5, V DD /V DDL = 3.3V 12 24 ma I OL Output Low Current V OL = 0.5, V DD /V DDL = 3.3V 12 24 ma I OH Output High Current V OH = V DDL 0.5, V DDL = 2.5V 8 16 ma I OL Output Low Current V OL = 0.5, V DDL = 2.5V 8 16 ma V IH Input High Voltage CMOS levels, 70% of V DD 0.7 V DD V IL Input Low Voltage CMOS levels, 30% of V DD 0.3 V DD C IN Input Capacitance OE and FS Pins 7 pf I IZ Input Leakage Current OE and FS Pins 5 µa I VDD Supply Current AV DD /V DD Current 25 ma I VDDL Supply Current V DDL Current (V DDL = 3.6V) 7 ma I VDDL Supply Current V DDL Current (V DDL = 2.625V) 5 ma AC Electrical Characteristics Parameter [1] Name Description Min. Typ. Max. Unit DC Duty Cycle is defined in Figure 2; t1/t2 @ 50% 45 50 55 % of V DD t 3 Rising Edge Slew Rate Output Clock Rise Time, 20% 80% of 0.8 1.4 V/ns V DD /V DDL =3.3V t 3 Rising Edge Slew Rate Output Clock Rise Time, 20% 80% of 0.6 1.2 V/ns V DDL = 2.5V t 4 Falling Edge Slew Rate Output Clock Fall Time, 80% 20% of 0.8 1.4 V/ns V DD /V DDL =3.3V t 4 Falling Edge Slew Rate Output Clock Fall Time, 80% 20% of 0.6 1.2 V/ns V DDL = 2.5V t 5 Skew Delay between related outputs at rising edge 250 ps t 9 Clock Jitter Peak to Peak period jitter 350 ps t 10 PLL Lock Time 3 ms t1 t2 CLK 50% 50% Figure 1. Duty Cycle Definition; DC = t2/t2\. t3 t4 CLK 20% 80% Note: 2. Not 100% tested. Figure 2. Rise and Fall Time Definitions. Document #: 38-07096 Rev. ** Page 3 of 5

Test Circuit V DD 0.1 µf OUTPUTS CLK out C LOAD AV DD 0.1 µf GND Ordering Information Ordering Code Package Name Package Type Operating Range Operating Voltage CY26112ZC Z16 16-Pin TSSOP Commercial 3.3V Document #: 38-07096 Rev. ** Page 4 of 5 Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.

Document Title: CY26112 One-PLL General Purpose Clock Generator Document Number: 38-07096 REV. ECN NO. Issue Date Orig. of Change Description of Change ** 107331 08/28/01 CKN New Data Sheet Document #: 38-07096 Rev. ** Page 5 of 5