Clock Generator for Intel Grantsdale Chipset

Similar documents
Clock Generator for Intel Calistoga Chipset CPUT[0:1] CPUC[0:1] VDD CPUT2_ITP/SRCT10 CPUC2_ITP/SRCC10 VDD SRCT(1:9]) SRCC(1:9]) VDD PCI[1:4] IREF

Clock Synthesizer with Differential SRC and CPU Outputs VDD_REF REF0:1 REF_0 REF_1 VDD_REF VDD_CPU CPUT[0:2], CPUC[0:2] VDD_SRC

Clock Generator for Intel Calistoga Chipset

CK409-Compliant Clock Synthesizer

SL28SRC01. PCI Express Gen 2 & Gen 3 Clock Generator. Features. Pin Configuration. Block Diagram

Clock Generator for Intel Calistoga Chipset CPUT[0:1] CPUC[0:1] VDD CPUT2_ITP/SRCT10 CPUC2_ITP/SRCC10

PROGRAMMABLE FLEXPC CLOCK FOR P4 PROCESSOR

Clock Generator for Intel CK410M/CK505. CPU SRC PCI REF DOT96 USB_48M LCD 27M x2/x3 x9/11 x5 x 2 x 1 x 1 x1 x2 VDD_REF REF[1:0] VDD_CPU

14-Bit Registered Buffer PC2700-/PC3200-Compliant

Si52112-B3/B4 PCI-EXPRESS GEN 2 DUAL OUTPUT CLOCK GENERATOR. Features. Applications. Description. compliant. 40 to 85 C

Winbond Clock Generator W83195CG-NP. For Intel Napa Platform

Si52112-A1/A2 PCI-EXPRESS GEN 1 DUAL OUTPUT CLOCK GENERATOR. Features. Applications. Description. output buffers. (3x3 mm) spread spectrum outputs

FailSafe PacketClock Global Communications Clock Generator

Clock Generator for Intel Mobile Chipset

Not Recommended for New Design. SL28PCIe16. EProClock PCI Express Gen 2 & Gen 3 Clock Generator. Features. Pin Configuration.

Spread Spectrum Clock Generator

SL EProClock Generator for Intel Calpella Chipset. Features. Block Diagram. Pin Configuration

REF [1:0] CPU SRC PCI SATA75M / SRC0 DOT96 48M 12 / 48M M

100-MHz Pentium II Clock Synthesizer/Driver with Spread Spectrum for Mobile or Desktop PCs

Not Recommended for New Design. SL28PCIe25. EProClock PCI Express Gen 2 & Gen 3 Generator. Features. Block Diagram.

SL Low Power Clock Generator for Intel Ultra Mobile Platform. Features. Block Diagram. Pin Configuration

Pin Configuration VDD48 2 VDDDOT 6 PCIEXT2

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

Frequency Generator with 200MHz Differential CPU Clocks MHz_USB MHz_DOT 3V66_5 3V66_3 3V66_(4,2) REF CPUCLKT (2:0) 3 CPUCLKC (2:0)

High-Frequency Programmable PECL Clock Generator

PCI Express TM Clock Generator

Quad PLL Programmable Clock Generator with Spread Spectrum

Programmable Spread Spectrum Clock Generator for EMI Reduction

3.3V Zero Delay Buffer

3.3V Zero Delay Buffer

Frequency Generator & Integrated Buffers for Celeron & PII/III TM *SEL24_48#/REF0 VDDREF X1 X2 GNDREF GND3V66 3V66-0 3V66-1 3V66-2 VDD3V66 VDDPCI

P1P Portable Gaming Audio/Video Multimedia. MARKING DIAGRAM. Features

MK DIFFERENTIAL SPREAD SPECTRUM CLOCK DRIVER. Features. Description. Block Diagram DATASHEET

One-PLL General Purpose Clock Generator

PI6C :8 Clock Driver for Intel PCI Express Chipsets. Description. Features. Pin Configuration. Block Diagram

Universal Programmable Clock Generator (UPCG)

Frequency Timing Generator for Transmeta Systems

PCI-EXPRESS CLOCK SOURCE. Features

Spread Spectrum Clock Generator

General Purpose Frequency Timing Generator

2.5V or 3.3V, 200-MHz, 12-Output Zero Delay Buffer

ICS AMD - K8 System Clock Chip. Integrated Circuit Systems, Inc. Pin Configuration ICS Recommended Application: AMD K8 Systems

YT0 YT1 YC1 YT2 YC2 YT3 YC3 FBOUTT FBOUTC

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

Si52111-B3/B4 PCI-EXPRESS GEN 2 SINGLE OUTPUT CLOCK GENERATOR. Features. Applications. Description. compliant. 40 to 85 C

PI6C557-03B. PCIe 3.0 Clock Generator with 2 HCSL Outputs. Features. Description. Pin Configuration (16-Pin TSSOP) Block Diagram

Frequency Generator & Integrated Buffers for PENTIUM II III TM & K6

ICS Low Skew Fan Out Buffers. Integrated Circuit Systems, Inc. General Description. Pin Configuration. Block Diagram. 28-Pin SSOP & TSSOP

PCK2021 CK00 (100/133 MHz) spread spectrum differential system clock generator

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration

Programmable Frequency Generator & Integrated Buffers for Pentium III Processor VDDA *(AGPSEL)REF0 *(FS3)REF1 GND X1 X2

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

General Purpose Clock Synthesizer

Spread Spectrum Frequency Timing Generator

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

Three-PLL General-Purpose EPROM Programmable Clock Generator

Winbond Clock Generator W83195BR-118/W83195BG-118 For Intel 915/945 Chipsets. Date: May/02/2006 Revision: 0.81

Crystal to LVPECL Clock Generator

Peak Reducing EMI Solution

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

440BX AGPset Spread Spectrum Frequency Synthesizer

MK AMD GEODE GX2 CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

IDT Programmable Timing Control Hub TM for Next Gen P4 TM Processor ICS932S208 ICS932S208 DATASHEET. 56-pin SSOP & TSSOP

PCK2010RA CK98R (100/133MHz) RCC spread spectrum system clock generator

Programmable Frequency Generator & Integrated Buffers for Pentium III Processor VDDA *(AGPSEL)REF0 *(FS3)REF1 GND X1 X2

Frequency Generator & Integrated Buffers for Celeron & PII/III GNDREF GND3V66 3V66-0 3V66-1 3V66-2 VDD3V66 VDDPCI 1 *FS0/PCICLK0 1

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

ICS AMD-K7 TM System Clock Chip. Integrated Circuit Systems, Inc. Pin Configuration. 48-Pin SSOP & TSSOP

Features VDD. PLL Clock Synthesis and Spread Spectrum Circuitry GND

Frequency Generator & Integrated Buffers for Celeron & PII/III

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

ICS Low EMI, Spread Modulating, Clock Generator. Integrated Circuit Systems, Inc. Pin Configuration. Functionality. Block Diagram FSIN_1 FSIN_0

ICS7151A-50 SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

FEATURES SRCT[1:4] SRCC[1:4]

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

2.5V or 3.3V, 200 MHz, 9-Output Zero Delay Buffer

Programmable Timing Control Hub for Intel-based Servers

profile for maximum EMI Si50122-A5 does not support Solid State Drives (SSD) Wireless Access Point Home Gateway Digital Video Cameras REFOUT DIFF1

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

SG500. Low Jitter Spectrum Clock Generator for PowerPC Designs. Approved Product. FREQUENCY TABLE (MHz) PRODUCT FEATURES CONNECTION DIAGRAM

High-accuracy EPROM Programmable Single-PLL Clock Generator

Crystal-to-HCSL 100MHz PCI Express TM Clock Synthesizer ICS841S104I DATA SHEET. General Description. Features. Block Diagram.

64K x 1 Static RAM CY7C187. Features. Functional Description. Logic Block Diagram. Pin Configurations. Selection Guide DIP. SOJ Top View.

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

Programmable Clock Generator

Clock Generator for Intel Eaglelake Chipset

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Programmable Timing Control Hub for PII/III

ICS Frequency Generator & Integrated Buffers for PENTIUM/Pro TM. Integrated Circuit Systems, Inc. General Description.

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

ICS7152A SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram. Product Lineup DATASHEET

Three-PLL General Purpose EPROM Programmable Clock Generator

Low-Cost Notebook EMI Reduction IC. Applications. Modulation. Phase Detector

Description. Applications. ÎÎNetworking systems ÎÎEmbedded systems ÎÎOther systems

CLOCK DISTRIBUTION CIRCUIT. Features

SERIALLY PROGRAMMABLE CLOCK SOURCE. Features

ICS Low Cost DDR Phase Lock Loop Clock Driver. Pin Configuration. Functionality. Block Diagram. Integrated Circuit Systems, Inc.

Programmable Timing Control Hub for PII/III

Transcription:

Clock Generator for Intel Grantsdale Chipset Features Compliant with Intel CK410 Supports Intel P4 and Tejas CPU Selectable CPU frequencies Differential CPU clock pairs 100-MHz differential SRC clocks 96-MHz differential dot clock 48-MHz USB clocks 33-MHz PCI clock Low-voltage frequency select input I 2 C support with readback capabilities Ideal Lexmark Spread Spectrum profile for maximum electromagnetic interference (EMI) reduction 3.3V power supply 56-pin SSOP and TSSOP packages CPU SRC PCI REF DOT96 USB_48 x2 / x3 x6 / x7 x 9 x 1 x 1 x 1 Block Diagram Pin Configuration XIN XOUT FS_[C:A] VTT_PWRGD# IREF PD SDATA SCLK XTAL OSC PLL1 PLL2 I 2 C Logic Divider Network PLL Ref Freq VDD_REF REF VDD_CPU CPUT[0:1], CPUC[0:1], CPU(T/C)2_ITP] VDD_SRC SRCT[1:6], SRCC[1:6] VDD_PCI PCI[0:5] VDD_PCIF PCIF[0:2] VDD_48 MHz DOT96T DOT96C USB_48 VDD_PCI VSS_PCI PCI3 PCI4 PCI5 VSS_PCI VDD_PCI PCIF0/ITP_EN PCIF1 PCIF2 VDD_48 USB_48 VSS_48 DOT96T DOT96C FS_B/TEST_MODE VTT_PWRGD#/PD FS_A SRCT1 SRCC1 VDD_SRC SRCT2 SRCC2 SRCT3 SRCC3 SRC4-SATAT SRC4_SATAC VDD_SRC 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 CY28410 56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 PCI2 PCI1 PCI0 FS_C/TEST_SEL REF VSS_REF XIN XOUT VDD_REF SDATA SCLK VSS_CPU CPUT0 CPUC0 VDD_CPU CPUT1 CPUC1 IREF VSSA VDDA CPUT2_ITP/SRCT7 CPUC2_ITP/SRCC7 VDD_SRC SRCT6 SRCC6 SRCT5 SRCC5 VSS_SRC 56 SSOP/TSSOP Cypress Semiconductor Corporation 3901 North First Street San Jose, CA 95134 408-943-2600 Document #: 38-07747 Rev *.* Revised March 1, 2005

Pin Definitions Pin No. Name Type Description 44,43,41,40 CPUT/C O, DIF Differential CPU clock outputs. 36,35 CPUT2_ITP/SRCT7, CPUC2_ITP/SRCC7 O, DIF Selectable Differential CPU or SRC clock output. ITP_EN = 0 @ VTT_PWRGD# assertion = SRC7 ITP_EN = 1 @ VTT_PWRGD# assertion = CPU2 CY28410-2 14,15 DOT96T, DOT96C O, DIF Fixed 96-MHz clock output. 18 FS_A I 3.3V tolerant input for CPU frequency selection. Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications. 16 FS_B/TEST_MODE I 3.3V tolerant input for CPU frequency selection. Selects Ref/N or Hi-Z when in test mode 0 = Hi-Z,1 = Ref/N Refer to DC Electrical Specifications table for Vil_FS and Vih_FS specifications. 53 FS_C/TEST_SEL I 3.3V tolerant input for CPU frequency selection. Selects test mode if pulled to V IHFS_C when VTT_PWRGD# is asserted LOW. Refer to DC Electrical Specifications table for V ILFS_C,V IMFS_C,V IHFS_C specifications. 39 IREF I A Precision resistor is attached to this pin, which is connected to the internal current reference. 54,55,56,3,4,5 PCI O, SE 33-MHz clocks. 9,10 PCIF O, SE 33-MHz clocks. 8 PCIF0/ITP_EN I/O, SE 33-MHz clock/cpu2 select (sampled on the VTT_PWRGD# assertion). 1 = CPU2_ITP, 0 = SRC7 52 REF O, SE Reference clock. 3.3V 14.318-MHz clock output. 46 SCLK I SMBus-compatible SCLOCK. 47 SDATA I/O SMBus-compatible SDATA. 26,27 SRC4_SATAT, O, DIF Differential serial reference clock. Recommended output for SATA. SRC4_SATAC 19,20,22,23,2 4,25,31,30,33, 32 SRCT/C O, DIF Differential serial reference clocks. 12 USB_48 I/O, SE Fixed 48 MHz clock output. 11 VDD_48 PWR 3.3V power supply for outputs. 42 VDD_CPU PWR 3.3V power supply for outputs. 1,7 VDD_PCI PWR 3.3V power supply for outputs. 48 VDD_REF PWR 3.3V power supply for outputs. 21,28,34 VDD_SRC PWR 3.3V power supply for outputs. 37 VDDA PWR 3.3V power supply for PLL. 13 VSS_48 GND Ground for outputs. 45 VSS_CPU GND Ground for outputs. 2,6 VSS_PCI GND Ground for outputs. 51 VSS_REF GND Ground for outputs. 29 VSS_SRC GND Ground for outputs. 38 VSSA GND Ground for PLL. 17 VTT_PWRGD#/PD I, PU 3.3V LVTTL input is a level sensitive strobe used to latch the USB_48/FS_A, FS_B, FS_C/TEST_SEL and PCIF0/ITP_EN inputs. After VTT_PWRGD# (active LOW) assertion, this pin becomes a realtime input for asserting power-down (active HIGH) 50 XIN I 14.318-MHz Crystal Input 49 XOUT O, SE 14.318-MHz Crystal Output Document #: 38-07747 Rev *.* Page 2 of 17

Table 1. Frequency Select Table FS_A, FS_B, and FS_C FS_C FS_B FS_A CPU SRC PCIF/PCI REF0 DOT96 USB MID 0 1 100 MHz 100 MHz 33 MHz 14.318 MHz 96 MHz 48 MHz 0 0 1 133 MHz 100 MHz 33 MHz 14.318 MHz 96 MHz 48 MHz 0 1 0 200 MHz 100 MHz 33 MHz 14.318 MHz 96 MHz 48 MHz 0 0 0 266 MHz 100 MHz 33 MHz 14.318 MHz 96 MHz 48 MHz 1 0 x Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z Hi-Z 1 1 0 REF/2 REF/8 REF/24 REF REF REF 1 1 1 REF/2 REF/8 REF/24 REF REF REF Frequency Select Pins (FS_A, FS_B, and FS_C) Host clock frequency selection is achieved by applying the appropriate logic levels to FS_A, FS_B, FS_C inputs prior to VTT_PWRGD# assertion (as seen by the clock synthesizer). Upon VTT_PWRGD# being sampled LOW by the clock chip (indicating processor VTT voltage is stable), the clock chip samples the FS_A, FS_B, and FS_C input values. For all logic levels of FS_A, FS_B, and FS_C, VTT_PWRGD# employs a one-shot functionality in that once a valid LOW on VTT_PWRGD# has been sampled, all further VTT_PWRGD#, FS_A, FS_B, and FS_C transitions will be ignored, except in test mode. Serial Data Interface To enhance the flexibility and function of the clock synthesizer, a two-signal serial interface is provided. Through the Serial Data Interface, various device functions, such as individual clock output buffers, can be individually enabled or disabled. The registers associated with the Serial Data Interface Table 2. Command Code Definition initialize to their default setting upon power-up, and therefore use of this interface is optional. Clock device register changes are normally made upon system initialization, if any are required. The interface cannot be used during system operation for power management functions. Data Protocol The clock driver serial protocol accepts byte write, byte read, block write, and block read operations from the controller. For block write/read operation, the bytes must be accessed in sequential order from lowest to highest byte (most significant bit first) with the ability to stop after any complete byte has been transferred. For byte write and byte read operations, the system controller can access individually indexed bytes. The offset of the indexed byte is encoded in the command code, as described in Table 2. The block write and block read protocol is outlined in Table 3 while Table 4 outlines the corresponding byte write and byte read protocol. The slave receiver address is 11010010 (D2h). Bit Description 7 0 = Block read or block write operation, 1 = Byte read or byte write operation (6:0) Byte offset for byte read or byte write operation. For block read or block write operations, these bits should be '0000000' Table 3. Block Read and Block Write Protocol Block Write Protocol Block Read Protocol Bit Description Bit Description 1 Start 1 Start 8:2 Slave address 7 bits 8:2 Slave address 7 bits 9 Write 9 Write 10 Acknowledge from slave 10 Acknowledge from slave 18:11 Command Code 8 bits 18:11 Command Code 8 bits 19 Acknowledge from slave 19 Acknowledge from slave 27:20 Byte Count 8 bits 20 Repeat start (Skip this step if I 2 C_EN bit set) 28 Acknowledge from slave 27:21 Slave address 7 bits 36:29 Data byte 1 8 bits 28 Read = 1 37 Acknowledge from slave 29 Acknowledge from slave 45:38 Data byte 2 8 bits 37:30 Byte Count from slave 8 bits 46 Acknowledge from slave 38 Acknowledge Document #: 38-07747 Rev *.* Page 3 of 17

Table 3. Block Read and Block Write Protocol (continued) Block Write Protocol Block Read Protocol Bit Description Bit Description... Data Byte / Slave Acknowledges 46:39 Data byte 1 from slave 8 bits... Data Byte N 8 bits 47 Acknowledge... Acknowledge from slave 55:48 Data byte 2 from slave 8 bits... Stop 56 Acknowledge... Data bytes from slave / Acknowledge... Data Byte N from slave 8 bits... NOT Acknowledge... Stop Table 4. Byte Read and Byte Write Protocol Byte Write Protocol Byte Read Protocol Bit Description Bit Description 1 Start 1 Start 8:2 Slave address 7 bits 8:2 Slave address 7 bits 9 Write 9 Write 10 Acknowledge from slave 10 Acknowledge from slave 18:11 Command Code 8 bits 18:11 Command Code 8 bits 19 Acknowledge from slave 19 Acknowledge from slave 27:20 Data byte 8 bits 20 Repeated start 28 Acknowledge from slave 27:21 Slave address 7 bits 29 Stop 28 Read 29 Acknowledge from slave 37:30 Data from slave 8 bits 38 NOT Acknowledge 39 Stop Control Registers Byte 0:Control Register 0 7 1 CPUT2_ITP/SRCT7 CPUC2_ITP/SRCC7 CPU[T/C]2_ITP/SRC[T/C]7 Output Enable 0 = Disable (Hi-Z), 1 = Enable 6 1 SRC[T/C]6 SRC[T/C]6 Output Enable 0 = Disable (Hi-Z), 1 = Enable 5 1 SRC[T/C]5 SRC[T/C]5 Output Enable 0 = Disable (Hi-Z), 1 = Enable 4 1 SRC[T/C]4 SRC[T/C]4 Output Enable 0 = Disable (Hi-Z), 1 = Enable 3 1 SRC[T/C]3 SRC[T/C]3 Output Enable 0 = Disable (Hi-Z), 1 = Enable 2 1 SRC[T/C]2 SRC[T/C]2 Output Enable 0 = Disable (Hi-Z), 1 = Enable 1 1 SRC[T/C]1 SRC[T/C]1 Output Enable 0 = Disable (Hi-Z), 1 = Enable 0 1 Reserved Reserved, Set = 1 CY28410-2 Document #: 38-07747 Rev *.* Page 4 of 17

Byte 1: Control Register 1 7 1 PCIF0 PCIF0 Output Enable 6 1 DOT_96T/C DOT_96 MHz Output Enable 0 = Disable (Hi-Z), 1 = Enabled 5 1 USB_48 USB_48 MHz Output Enable 4 1 REF REF Output Enable 3 0 CPU PLL Spread Percentage Select CPU PLL Spread Percentage 0: 0.5% Downspread 1:±0.25% Centerspread 2 1 CPU[T/C]1 CPU[T/C]1 Output Enable 0 = Disable (Hi-Z), 1 = Enabled 1 1 CPU[T/C]0 CPU[T/C]0 Output Enable 0 = Disable (Hi-Z), 1 = Enabled 0 0 CPUT/C SRCT/C PCIF PCI Spread Spectrum Enable 0 = Spread off, 1 = Spread on Byte 2: Control Register 2 7 1 PCI5 PCI5 Output Enable 6 1 PCI4 PCI4 Output Enable 5 1 PCI3 PCI3 Output Enable 4 1 PCI2 PCI2 Output Enable 3 1 PCI1 PCI1 Output Enable 2 1 PCI0 PCI0 Output Enable 1 1 PCIF2 PCIF2 Output Enable 0 1 PCIF1 PCIF1 Output Enable Byte 3: Control Register 3 7 0 SRC7 Allow control of SRC[T/C]7 with assertion of SW PCI_STP# 6 0 SRC6 Allow control of SRC[T/C]6 with assertion of SW PCI_STP# 5 0 SRC5 Allow control of SRC[T/C]5 with assertion of SW PCI_STP# 4 0 SRC4 Allow control of SRC[T/C]4 with assertion of SW PCI_STP# 3 0 SRC3 Allow control of SRC[T/C]3 with assertion of SW PCI_STP# Document #: 38-07747 Rev *.* Page 5 of 17

Byte 3: Control Register 3 (continued) 2 0 SRC2 Allow control of SRC[T/C]2 with assertion of SW PCI_STP# 1 0 SRC1 Allow control of SRC[T/C]1 with assertion of SW PCI_STP# 0 0 Reserved Reserved, Set = 0 Byte 4: Control Register 4 7 0 Reserved Reserved, Set = 0 6 0 DOT96[T/C] DOT_PWRDWN Drive Mode 0 = Driven in PWRDWN, 1 = Hi-Z 5 0 PCIF2 Allow control of PCIF2 with assertion of SW PCI_STP# 4 0 PCIF1 Allow control of PCIF1 with assertion of SW PCI_STP# 3 0 PCIF0 Allow control of PCIF0 with assertion of SW PCI_STP# 2 1 Reserved Reserved, Set = 1 1 1 Reserved Reserved, Set = 1 0 1 Reserved Reserved, Set = 1 CY28410-2 Byte 5: Control Register 5 7 0 SRC[T/C][7:0] SRC[T/C] Stop Drive Mode 0 = Driven when SW PCI_STP# asserted,1 = Hi-Z when PCI_STP# asserted 6 0 Reserved Reserved, Set = 0 5 0 Reserved Reserved, Set = 0 4 0 Reserved Reserved, Set = 0 3 0 SRC[T/C][7:0] SRC[T/C] PWRDWN Drive Mode 0 = Driven when PD asserted,1 = Hi-Z when PD asserted 2 0 CPU[T/C]2 CPU[T/C]2 PWRDWN Drive Mode 0 = Driven when PD asserted,1 = Hi-Z when PD asserted 1 0 CPU[T/C]1 CPU[T/C]1 PWRDWN Drive Mode 0 = Driven when PD asserted,1 = Hi-Z when PD asserted 0 0 CPU[T/C]0 CPU[T/C]0 PWRDWN Drive Mode 0 = Driven when PD asserted,1 = Hi-Z when PD asserted Byte 6: Control Register 6 7 0 REF/N or Hi-Z Select 1 = REF/N Clock, 0 = Hi-Z 6 0 Test Clock Mode Entry Control 1 = REF/N or Hi-Z mode, 0 = Normal operation 5 0 Reserved Reserved, Set = 0 4 1 REF REF Output Drive Strength 0 = Low, 1 = High Document #: 38-07747 Rev *.* Page 6 of 17

Byte 6: Control Register 6 (continued) CY28410-2 3 1 PCIF, SRC, PCI SW PCI_STP# Function 0=SW PCI_STP assert, 1 = SW PCI_STP deassert When this bit is set to 0, all STOPPABLE PCI, PCIF and SRC outputs will be stopped in a synchronous manner with no short pulses. When this bit is set to 1, all STOPPED PCI, PCIF and SRC outputs will resume in a synchronous manner with no short pulses. 2 Externally selected 1 Externally selected 0 Externally selected CPUT/C CPUT/C CPUT/C FS_C. Reflects the value of the FS_C pin sampled on power-up 0 = FS_C was low during VTT_PWRGD# assertion FS_B. Reflects the value of the FS_B pin sampled on power-up 0 = FS_B was low during VTT_PWRGD# assertion FS_A. Reflects the value of the FS_A pin sampled on power-up 0 = FS_A was low during VTT_PWRGD# assertion Byte 7: Vendor ID 7 0 Revision Code Bit 3 Revision Code Bit 3 6 0 Revision Code Bit 2 Revision Code Bit 2 5 1 Revision Code Bit 1 Revision Code Bit 1 4 0 Revision Code Bit 0 Revision Code Bit 0 3 1 Vendor ID Bit 3 Vendor ID Bit 3 2 0 Vendor ID Bit 2 Vendor ID Bit 2 1 0 Vendor ID Bit 1 Vendor ID Bit 1 0 0 Vendor ID Bit 0 Vendor ID Bit 0 Crystal Recommendations The CY28410-2 requires a Parallel Resonance Crystal. Substituting a series resonance crystal will cause the CY28410-2 to operate at the wrong frequency and violate the ppm specification. For most applications there is a 300-ppm frequency shift between series and parallel crystals due to incorrect loading. Crystal Loading Figure 1 shows a typical crystal configuration using the two trim capacitors. An important clarification for the following discussion is that the trim capacitors are in series with the crystal not parallel. It s a common misconception that load capacitors are in parallel with the crystal and should be approximately equal to the load capacitance of the crystal. This is not true. Crystal loading plays a critical role in achieving low ppm performance. To realize low ppm performance, the total capacitance the crystal will see must be considered to calculate the appropriate capacitive loading (CL). Figure 1. Crystal Capacitive Clarification Table 5. Crystal Recommendations Frequency (Fund) Cut Loading Load Cap Drive (max.) Shunt Cap (max.) Motional (max.) Tolerance (max.) Stability (max.) Aging (max.) 14.31818 MHz AT Parallel 20 pf 0.1 mw 5 pf 0.016 pf 35 ppm 30 ppm 5 ppm Document #: 38-07747 Rev *.* Page 7 of 17

Calculating Load Capacitors In addition to the standard external trim capacitors, trace capacitance and pin capacitance must also be considered to correctly calculate crystal loading. As mentioned previously, the capacitance on each side of the crystal is in series with the crystal. This means the total capacitance on each side of the crystal must be twice the specified crystal load capacitance (CL). While the capacitance on each side of the crystal is in series with the crystal, trim capacitors (Ce1,Ce2) should be calculated to provide equal capacitive loading on both sides. Cs1 Ce1 X1 Ci1 Clock Chip XTAL Ce2 Cs2 As mentioned previously, the capacitance on each side of the crystal is in series with the crystal. This means the total capacitance on each side of the crystal must be twice the specified load capacitance (CL). While the capacitance on each side of the crystal is in series with the crystal, trim capacitors (Ce1,Ce2) should be calculated to provide equal capacitance loading on both sides. Use the following formulas to calculate the trim capacitor values for Ce1 and Ce2. Ci2 X2 Pin 3 to 6p Figure 2. Crystal Loading Example Load Capacitance (each side) Ce = 2 * CL (Cs + Ci) Trace 2.8pF Trim 33pF PD (Power-down) Clarification The VTT_PWRGD# /PD pin is a dual-function pin. During initial power-up, the pin functions as VTT_PWRGD#. Once VTT_PWRGD# has been sampled LOW by the clock chip, the pin assumes PD functionality. The PD pin is an asynchronous active HIGH input used to shut off all clocks cleanly prior to shutting off power to the device. This signal is synchronized internal to the device prior to powering down the clock synthesizer. PD is also an asynchronous input for powering up the system. When PD is asserted HIGH, all clocks are driven to a low value and held prior to turning off the VCOs and the crystal oscillator. PD (Power-down) Assertion When PD is sampled HIGH by two consecutive rising edges of CPUC, all single-ended outputs will be held LOW on their next HIGH-to-LOW transition and differential clocks must be held HIGH or Hi-Z (depending on the state of the control register drive mode bit) on the next diff clock# HIGH-to-LOW transition within 4 clock periods. When the SMBus PD drive mode bit corresponding to the differential (CPU, SRC, and DOT) clock output of interest is programmed to 0, the clock output must be held with Diff clock pin driven HIGH at 2 x Iref, and Diff clock# tri-state. If the control register PD drive mode bit corresponding to the output of interest is programmed to 1, then both the Diff clock and the Diff clock# are Hi-Z. Note the example below shows CPUT = 133 MHz and PD drive mode = 1 for all differential outputs. Figure 3 and this description is applicable to valid CPU frequencies 100, 133, 166, 200, 266, 333, and 400 MHz. In the event that PD mode is desired as the initial power-on state, PD must be asserted high in less than 10 µs after asserting VTT_PWRGD#. PD Deassertion The power-up latency is less than 1.8 ms. This is the time from the deassertion of the PD pin or the ramping of the power supply until the time that stable clocks are output from the clock chip. All differential outputs stopped in a three-state condition resulting from power-down must be driven HIGH in less than 300 µs of PD deassertion to a voltage greater than 200 mv. After the clock chip s internal PLL is powered up and locked, all outputs are enabled within a few clock cycles of CLe Total Capacitance (as seen by the crystal) = 1 1 1 Ce1 + Cs1 + Ci1 + Ce2 + Cs2 + Ci2 ( ) CL... Crystal load capacitance CLe...Actual loading seen by crystal using standard value trim capacitors Ce...External trim capacitors Cs... Stray capacitance (terraced) Ci... Internal capacitance (lead frame, bond wires etc.) Document #: 38-07747 Rev *.* Page 8 of 17

each other. Figure 4 is an example showing the relationship of clocks coming up. PD CPUT, 133MHz CPUC, 133MHz SRCT 100MHz SRCC 100MHz USB, 48MHz DOT96T DOT96C PCI, 33 MHz REF Figure 3. Power-down Assertion Timing Waveform PD Tstable <1.8nS CPUT, 133MHz CPUC, 133MHz SRCT 100MHz SRCC 100MHz USB, 48MHz DOT96T DOT96C PCI, 33MHz REF Tdrive_PW RDN# <300µS, >200mV Figure 4. Power-down Deassertion Timing Waveform Document #: 38-07747 Rev *.* Page 9 of 17

FS_A, FS_B,FS_C VTT_PWRGD# PWRGD_VRM VDD Clock Gen 0.2-0.3mS Delay Wait for VTT_PWRGD# Sample Sels Device is not affected, VTT_PWRGD# is ignored Clock State State 0 State 1 State 2 State 3 Clock Outputs Off On Clock VCO Off On Figure 5. VTT_PWRGD# Timing Diagram S1 Delay >0.25mS VTT_PWRGD# = Low S2 Sample Inputs straps VDD_A = 2.0V Wait for <1.8ms S0 Power Off VDD_A = off S3 Normal Operation Enable Outputs VTT_PWRGD# = toggle Figure 6. Clock Generator Power-up/Run State Diagram Absolute Maximum Conditions Parameter Description Condition Min. Max. Unit V DD Core Supply Voltage 0.5 4.6 V V DD_A Analog Supply Voltage 0.5 4.6 V V IN Input Voltage Relative to V SS 0.5 V DD + 0.5 VDC T S Temperature, Storage Non-functional 65 150 C T A Temperature, Operating Ambient Functional 0 70 C T J Temperature, Junction Functional 150 C Ø JC Dissipation, Junction to Case SSOP 39.56 C/W (Mil-Spec 883E Method 1012.1) TSSOP 20.62 Ø JA Dissipation, Junction to Ambient SSOP 45.29 C/W JEDEC (JESD 51) TSSOP 62.26 ESD HBM ESD Protection (Human Body Model) MIL-STD-883, Method 3015 2000 V UL-94 Flammability Rating At 1/8 in. V 0 MSL Moisture Sensitivity Level 1 Document #: 38-07747 Rev *.* Page 10 of 17

Absolute Maximum Conditions CY28410-2 Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. DC Electrical Specifications Parameter Description Condition Min. Max. Unit VDD_A, VDD_REF, VDD_PCI, VDD_3V66, VDD_48, VDD_CPU 3.3V Operating Voltage 3.3 ± 5% 3.135 3.465 V V ILI2C Input Low Voltage SDATA, SCLK 1.0 V V IHI2C Input High Voltage SDATA, SCLK 2.2 V V IL_FS FS_A/FS_B Input Low Voltage V SS 0.3 0.35 V V IH_FS FS_A/FS_B Input High Voltage 0.7 V DD + 0.5 V V ILFS_C FS_C Low Range 0 0.35 V V IMFS_C FS_C Mid Range 0.7 1.7 V V IH FS_C FS_C High Range 2.1 V DD V V IL Input Low Voltage V SS 0.5 0.8 V V IH Input High Voltage 2.0 V DD + 0.5 V I IL Input Low Leakage Current except internal pull-up resistors, 0 < V IN < V DD 5 µa I IH Input High Leakage Current except internal pull-down resistors, 0 < V IN < V DD 5 µa V OL Output Low Voltage I OL = 1 ma 0.4 V V OH Output High Voltage I OH = 1 ma 2.4 V I OZ High-impedance Output Current 10 10 µa C IN Input Pin Capacitance 2 5 pf C OUT Output Pin Capacitance 3 6 pf L IN Pin Inductance 7 nh V XIH Xin High Voltage 0.7V DD V DD V V XIL Xin Low Voltage 0 0.3V DD V I DD3.3V Dynamic Supply Current At max load and freq per Figure 7 550 ma I PD3.3V Power-down Supply Current PD asserted, Outputs driven 70 ma I PD3.3V Power-down Supply Current PD asserted, Outputs Hi-Z 2 ma AC Electrical Specifications Parameter Description Condition Min. Max. Unit Crystal T DC XIN Duty Cycle The device will operate reliably with input duty cycles up to 30/70 but the REF clock duty cycle will not be within specification 47.5 52.5 % T PERIOD XIN Period When XIN is driven from an external clock 69.841 71.0 ns source T R / T F XIN Rise and Fall Times Measured between 0.3V DD and 0.7V DD 10.0 ns T CCJ XIN Cycle to Cycle Jitter As an average over 1-µs duration 500 ps L ACC Long-term Accuracy Over 150 ms 300 ppm CPU at 0.7V T DC CPUT and CPUC Duty Cycle Measured at crossing point V OX 43 57 % T PERIOD 100-MHz CPUT and CPUC Period Measured at crossing point V OX 9.997001 10.00300 ns Document #: 38-07747 Rev *.* Page 11 of 17

AC Electrical Specifications (continued) Parameter Description Condition Min. Max. Unit T PERIOD 133-MHz CPUT and CPUC Period Measured at crossing point V OX 7.497751 7.502251 ns T PERIOD 200-MHz CPUT and CPUC Period Measured at crossing point V OX 4.998500 5.001500 ns T PERIOD 266-MHz CPUT and CPUC Period Measured at crossing point V OX 3.748875 3.751125 ns T PERIODSS 100-MHz CPUT and CPUC Period, Measured at crossing point V OX 9.997001 10.05327 ns SSC T PERIODSS 133-MHz CPUT and CPUC Period, Measured at crossing point V OX 7.497751 7.539950 ns SSC T PERIODSS 200-MHz CPUT and CPUC Period, Measured at crossing point V OX 4.998500 5.026634 ns SSC T PERIODSS 266-MHz CPUT and CPUC Period, Measured at crossing point V OX 3.748875 3.769975 ns SSC T PERIODAbs 100-MHz CPUT and CPUC Absolute Measured at crossing point V OX 9.912001 10.08800 ns period T PERIODAbs 133-MHz CPUT and CPUC Absolute Measured at crossing point V OX 7.412751 7.587251 ns period T PERIODSSAbs 100-MHz CPUT and CPUC Absolute Measured at crossing point V OX 9.912001 10.13827 ns period, SSC T PERIODSSAbs 133-MHz CPUT and CPUC Absolute Measured at crossing point V OX 7.412751 7.624950 ns period, SSC T PERIODSSAbs 200-MHz CPUT and CPUC Absolute Measured at crossing point V OX 4.913500 5.111634 ns period, SSC T PERIODSSAbs 266-MHz CPUT and CPUC Absolute Measured at crossing point V OX 3.663875 3.854975 ns period, SSC T PERIODSSAbs 400-MHz CPUT and CPUC Absolute period, SSC Measured at crossing point V OX 2.414250 2.598317 ns T SKEW Any CPUT/C to CPUT/C Clock Skew, Measured at crossing point V OX 100 ps SSC T CCJ2 CPU2_ITP Cycle to Cycle Jitter Measured at crossing point V OX 125 ps T CCJ CPUT/C Cycle to Cycle Jitter Measured at crossing point V OX 115 ps T SKEW2 CPU2_ITP to CPU0 Clock Skew Measured at crossing point V OX 150 ps T R / T F CPUT and CPUC Rise and Fall Times Measured from V OL = 0.175 to V OH = 0.525V 175 1100 ps T RFM Rise/Fall Matching Determined as a fraction of 20 % 2*(T R T F )/(T R + T F ) T R Rise Time Variation 125 ps T F Fall Time Variation 125 ps V HIGH Voltage High Math averages Figure 7 660 850 mv V LOW Voltage Low Math averages Figure 7 150 mv V OX Crossing Point Voltage at 0.7V Swing 250 550 mv V OVS Maximum Overshoot Voltage V HIGH + V 0.3 V UDS Minimum Undershoot Voltage 0.3 V V RB Ring Back Voltage See Figure 7. Measure SE 0.2 V SRC T DC SRCT and SRCC Duty Cycle Measured at crossing point V OX 45 55 % T PERIOD 100-MHz SRCT and SRCC Period Measured at crossing point V OX 9.997001 10.00300 ns T PERIODSS 100-MHz SRCT and SRCC Period, SSC Measured at crossing point V OX 9.997001 10.05327 ns Document #: 38-07747 Rev *.* Page 12 of 17

AC Electrical Specifications (continued) Parameter Description Condition Min. Max. Unit T PERIODAbs 100-MHz SRCT and SRCC Absolute Measured at crossing point V OX 10.12800 9.872001 ns Period T PERIODSSAbs 100-MHz SRCT and SRCC Absolute Measured at crossing point V OX 9.872001 10.17827 ns Period, SSC T SKEW SRC Skew Measured at crossing point V OX 250 ps T CCJ SRCT/C Cycle to Cycle Jitter Measured at crossing point V OX 125 ps L ACC SRCT/C Long Term Accuracy Measured at crossing point V OX 300 ppm T R / T F SRCT and SRCC Rise and Fall Times Measured from V OL = 0.175 to V OH = 0.525V 175 1100 ps T RFM Rise/Fall Matching Determined as a fraction of 20 % 2*(T R T F )/(T R + T F ) T R Rise Time Variation 125 ps T F Fall Time Variation 125 ps V HIGH Voltage High Math averages Figure 7 660 850 mv V LOW Voltage Low Math averages Figure 7 150 mv V OX Crossing Point Voltage at 0.7V Swing 250 550 mv V OVS Maximum Overshoot Voltage V HIGH + V 0.3 V UDS Minimum Undershoot Voltage 0.3 V V RB Ring Back Voltage See Figure 7. Measure SE 0.2 V PCI/PCIF T DC PCI Duty Cycle Measurement at 1.5V 45 55 % T PERIOD Spread Disabled PCIF/PCI Period Measurement at 1.5V 29.99100 30.00900 ns T PERIODSS Spread Enabled PCIF/PCI Period, Measurement at 1.5V 29.9910 30.15980 ns SSC T PERIODAbs Spread Disabled PCIF/PCI Period Measurement at 1.5V 29.49100 30.50900 ns T PERIODSSAbs Spread Enabled PCIF/PCI Period, Measurement at 1.5V 29.49100 30.65980 ns SSC T HIGH PCIF and PCI high time Measurement at 2.4V 11.5 ns T LOW PCIF and PCI low time Measurement at 0.4V 11.5 ns T R / T F PCIF and PCI rise and fall times Measured between 0.8V and 2.0V 0.5 2.0 ns T SKEW Any PCI clock to Any PCI clock Skew Measurement at 1.5V 500 ps T CCJ PCIF and PCI Cycle to Cycle Jitter Measurement at 1.5V 500 ps DOT T DC DOT96T and DOT96C Duty Cycle Measured at crossing point V OX 45 55 % T PERIOD DOT96T and DOT96C Period Measured at crossing point V OX 10.41354 10.41979 ns T PERIODAbs DOT96T and DOT96C Absolute Measured at crossing point V OX 10.16354 10.66979 ns Period T CCJ DOT96T/C Cycle to Cycle Jitter Measured at crossing point V OX 250 ps L ACC DOT96T/C Long Term Accuracy Measured at crossing point V OX 100 ppm T R / T F DOT96T and DOT96C Rise and Fall Times Measured from V OL = 0.175 to V OH = 0.525V 175 1100 ps T RFM Rise/Fall Matching Determined as a fraction of 20 % 2*(T R T F )/(T R + T F ) T R Rise Time Variation 125 ps T F Fall Time Variation 125 ps V HIGH Voltage High Math averages Figure 7 660 850 mv Document #: 38-07747 Rev *.* Page 13 of 17

Test and Measurement Set-up For Differential CPU, SRC and DOT96 Output Signals The following diagram shows the test load configuration for the differential CPU and SRC outputs. CY28410-2 AC Electrical Specifications (continued) Parameter Description Condition Min. Max. Unit V LOW Voltage Low Math averages Figure 7 150 mv V OX Crossing Point Voltage at 0.7V Swing 250 550 mv V OVS Maximum Overshoot Voltage V HIGH + V 0.3 V UDS Minimum Undershoot Voltage 0.3 V V RB Ring Back Voltage See Figure 7. Measure SE 0.2 V USB T DC Duty Cycle Measurement at 1.5V 45 55 % T PERIOD Period Measurement at 1.5V 20.83125 20.83542 ns T PERIODAbs Absolute Period Measurement at 1.5V 20.48125 21.18542 ns T HIGH USB high time Measurement at 2.4V 8.094 10.036 ns T LOW USB low time Measurement at 0.4V 7.694 9.836 ns T R / T F Rise and Fall Times Measured between 0.8V and 2.0V 0.475 1.4 ns T CCJ Cycle to Cycle Jitter Measurement at 1.5V 350 ps L ACC USB Long Term Accuracy 100 ppm REF T DC REF Duty Cycle Measurement at 1.5V 45 55 % T PERIOD REF Period Measurement at 1.5V 69.8203 69.8622 ns T PERIODAbs REF Absolute Period Measurement at 1.5V 68.82033 70.86224 ns T R / T F REF Rise and Fall Times Measured between 0.8V and 2.0V 0.35 2.0 V/ns T CCJ REF Cycle to Cycle Jitter Measurement at 1.5V 1000 ps ENABLE/DISABLE and SET-UP T STABLE Clock Stabilization from Power-up 1.8 ms T SS Stopclock Set-up Time 10.0 ns T SH Stopclock Hold Time 0 ns CPUT SRCT DOT96T CPUC SRCC DOT96C IR E F 33Ω 49.9Ω 33Ω 100Ω D ifferential 49.9Ω Measurement Point 2pF Measurement Point 2pF 475Ω Figure 7. 0.7V Single-ended Load Configuration Document #: 38-07747 Rev *.* Page 14 of 17

For PCI Single-ended Signals and Reference The following diagram shows the test load configurations for the single-ended PCI, USB, and REF output signals. PCI/ USB 12Ω 12Ω 60Ω 60Ω Measurement Point 5pF Measurement Point 5pF REF 12Ω 12Ω 12Ω 60Ω 60Ω 60Ω Measurement Point 5pF Measurement Point 5pF Measurement Point 5pF Figure 8. Single-ended Load Configuration 3.3V sig nals T DC - - 3.3V 2.4V 1.5V 0.4V 0V T R T F Figure 9. Single-ended Output Signals (for AC Parameters Measurement) Ordering Information Part Number Package Type Product Flow Lead-free and ROHS compliant CY28410OXC -2 56-pin SSOP Commercial, 0 to 70 C CY28410OXC -2T 56-pin SSOP Tape and Reel Commercial, 0 to 70 C CY28410ZXC -2 56-pin TSSOP Commercial, 0 to 70 C CY28410ZXC -2T 56-pin TSSOP Tape and Reel Commercial, 0 to 70 C Document #: 38-07747 Rev *.* Page 15 of 17

Package Drawing and Dimensions 56-lead Shrunk Small Outline Package O56 51-85062-*C 56-Lead Thin Shrunk Small Outline Package, Type II (6 mm x 12 mm) Z56 0.249[0.009] 28 1 7.950[0.313] 8.255[0.325] 5.994[0.236] 6.198[0.244] DIMENSIONS IN MM[INCHES] MIN. REFERENCE JEDEC MO-153 PACKAGE WEIGHT 0.42gms PART # Z5624 STANDARD PKG. ZZ5624 LEAD FREE PKG. MAX. 29 56 13.894[0.547] 14.097[0.555] 1.100[0.043] MAX. GAUGE PLANE 0.25[0.010] 0.851[0.033] 0.950[0.037] 0.500[0.020] BSC 0.170[0.006] 0.279[0.011] 0.051[0.002] 0.152[0.006] 0.20[0.008] SEATING PLANE 0-8 0.508[0.020] 0.762[0.030] 0.100[0.003] 0.200[0.008] 51-85060-*C Purchase of I 2 C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I 2 C Patent Rights to use these components in an I 2 C system, provided that the system conforms to the I 2 C Standard Specification as defined by Philips. Intel and Pentium are registered trademarks of Intel Corporation. All product and company names mentioned in this document are the trademarks of their respective holders. Document #: 38-07747 Rev *.* Page 16 of 17 Cypress Semiconductor Corporation, 2005. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Document History Page Document Title: CY28410-2 Clock Generator for Intel Grantsdale Chipset Document Number: 38-07747 Orig. of REV. ECN NO. Issue Date Change Description of Change ** 331162 See ECN RGL New Data Sheet Document #: 38-07747 Rev *.* Page 17 of 17