Design Of Two Stage CMOS Op-Amp With Low Power And High Slew Rate.

Similar documents
[Kumar, 2(9): September, 2013] ISSN: Impact Factor: 1.852

Design of Low Voltage Low Power CMOS OP-AMP

Design Analysis and Performance Comparison of Low Power High Gain 2nd Stage Differential Amplifier Along with 1st Stage

Design of a low voltage,low drop-out (LDO) voltage cmos regulator

ISSN:

ISSN Page 32. Figure 1.1: Black box representation of the basic current conveyor.

Lecture 240 Cascode Op Amps (3/28/10) Page 240-1

Nonlinear Macromodeling of Amplifiers and Applications to Filter Design.

Radivoje Đurić, 2015, Analogna Integrisana Kola 1

Design and implementation of two stage operational amplifier

DESIGN HIGH SPEED, LOW NOISE, LOW POWER TWO STAGE CMOS OPERATIONAL AMPLIFIER. Himanshu Shekhar* 1, Amit Rajput 1

Design and Layout of Two Stage High Bandwidth Operational Amplifier

Nonlinear Macromodeling of Amplifiers and Applications to Filter Design.

Chapter 12 Opertational Amplifier Circuits

What is the typical voltage gain of the basic two stage CMOS opamp we studied? (i) 20dB (ii) 40dB (iii) 80dB (iv) 100dB

A CMOS Low-Voltage, High-Gain Op-Amp

ECEN 474/704 Lab 7: Operational Transconductance Amplifiers

Design of current Mirror and Temperature Effect with Compensation technique

Design of High-Speed Op-Amps for Signal Processing

Analog CMOS Interface Circuits for UMSI Chip of Environmental Monitoring Microsystem

You will be asked to make the following statement and provide your signature on the top of your solutions.

Enhancing the Slew rate and Gain Bandwidth of Single ended CMOS Operational Transconductance Amplifier using LCMFB Technique

Design and Simulation of Low Dropout Regulator

CMOS Operational Amplifier

ECEN 474/704 Lab 6: Differential Pairs

Design of Rail-to-Rail Op-Amp in 90nm Technology

A Novel Design of Low Voltage,Wilson Current Mirror based Wideband Operational Transconductance Amplifier

Microelectronic Circuits II. Ch 10 : Operational-Amplifier Circuits

Design of Miller Compensated Two-Stage Operational Amplifier for Data Converter Applications

EE 140 HW7 SOLUTION 1. OPA334. a. From the data sheet, we see that. Vss 0.1V Vcm Vdd 1.5V

Design of High Gain Low Voltage CMOS Comparator

Design and Analysis of Low Power Two Stage CMOS Op- Amp with 50nm Technology

Lecture 300 Low Voltage Op Amps (3/28/10) Page 300-1

Operational Amplifier with Two-Stage Gain-Boost

G m /I D based Three stage Operational Amplifier Design

A Compact Folded-cascode Operational Amplifier with Class-AB Output Stage

EE 501 Lab 4 Design of two stage op amp with miller compensation

CHAPTER 1 INTRODUCTION

Rail-To-Rail Output Op-Amp Design with Negative Miller Capacitance Compensation

Basic OpAmp Design and Compensation. Chapter 6

Advanced Operational Amplifiers

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER

Lecture 330 Low Power Op Amps (3/27/02) Page 330-1

0.85V. 2. vs. I W / L

55:041 Electronic Circuits

Abstract :In this paper a low voltage two stage Cc. 1. Introduction. 2.Block diagram of proposed two stage operational amplifier and operation

Low Power Op-Amp Based on Weak Inversion with Miller-Cascoded Frequency Compensation

Lecture 350 Low Voltage Op Amps (3/26/02) Page 350-1

Design of Analog and Mixed Integrated Circuits and Systems Theory Exercises

LECTURE 09 LARGE SIGNAL MOSFET MODEL

A Low Power Low Voltage High Performance CMOS Current Mirror

A Compact 2.4V Power-efficient Rail-to-rail Operational Amplifier. Strong inversion operation stops a proposed compact 3V power-efficient

Design and Analysis of Two-Stage Op-Amp in 0.25µm CMOS Technology

Basic OpAmp Design and Compensation. Chapter 6

Solid State Devices & Circuits. 18. Advanced Techniques

Design of High Gain Two stage Op-Amp using 90nm Technology

DESIGN OF A FULLY DIFFERENTIAL HIGH-SPEED HIGH-PRECISION AMPLIFIER

Performance Analysis of Low Power, High Gain Operational Amplifier Using CMOS VLSI Design

A low voltage rail-to-rail operational amplifier with constant operation and improved process robustness

Design of a Folded Cascode Operational Amplifier in a 1.2 Micron Silicon-Carbide CMOS Process

International Journal of Emerging Technologies in Computational and Applied Sciences (IJETCAS)

Performance Enhanced Op- Amp for 65nm CMOS Technologies and Below

Gain Boosted Telescopic OTA with 110db Gain and 1.8GHz. UGF

A New Design Technique of CMOS Current Feed Back Operational Amplifier (CFOA)

University of Michigan, EECS413 Final project. A High Speed Operational Amplifier. 1. A High Speed Operational Amplifier

DESIGN AND ANALYSIS OF A TWO STAGE MILLER COMPENSATED OP-AMP SUITABLE FOR ADC APPLICATIONS

Design of a Sample and Hold Circuit using Rail to Rail Low Voltage Compact Operational Amplifier and bootstrap Switching

Sensors & Transducers Published by IFSA Publishing, S. L.,

A Unity Gain Fully-Differential 10bit and 40MSps Sample-And-Hold Amplifier in 0.18μm CMOS

Low Quiescent Power CMOS Op-Amp in 0.5µm Technology

Basic Circuits. Current Mirror, Gain stage, Source Follower, Cascode, Differential Pair,

IJSRD - International Journal for Scientific Research & Development Vol. 4, Issue 03, 2016 ISSN (online):

LECTURE 19 DIFFERENTIAL AMPLIFIER

d. Can you find intrinsic gain more easily by examining the equation for current? Explain.

Low Power and Fast Transient High Swing CMOS Telescopic Operational Amplifier

Class-AB Low-Voltage CMOS Unity-Gain Buffers

55:041 Electronic Circuits

Chapter 5. Operational Amplifiers and Source Followers. 5.1 Operational Amplifier

IJSRD - International Journal for Scientific Research & Development Vol. 4, Issue 02, 2016 ISSN (online):

Op-Amp Design Project EE 5333 Analog Integrated Circuits Prof. Ramesh Harjani Department of ECE University of Minnesota, Twin Cities Report prepared

Design and Performance Analysis of Low Power RF Operational Amplifier using CMOS and BiCMOS Technology

CMOS analog amplier design problem: choose transistor dimensions, bias currents, component values critical part of mixed-mode (digital-analog) ICs for

ECE 415/515 ANALOG INTEGRATED CIRCUIT DESIGN

ECEN 474/704 Lab 8: Two-Stage Miller Operational Amplifier

Radivoje Đurić, 2015, Analogna Integrisana Kola 1

Experiment 1: Amplifier Characterization Spring 2019

!"" Ratul Kr. Baruah Department of Electronics and Communication Engineering, Tezpur University, India

High Voltage Operational Amplifiers in SOI Technology

Efficient Current Feedback Operational Amplifier for Wireless Communication

DESIGN AND PERFORMANCE VERIFICATION OF CURRENT CONVEYOR BASED PIPELINE A/D CONVERTER USING 180 NM TECHNOLOGY

Comparative Analysis of Compensation Techniques for improving PSRR of an OPAMP

Analysis and Design of Analog Integrated Circuits Lecture 18. Key Opamp Specifications

Analog Integrated Circuits. Lecture 7: OpampDesign

Study of Differential Amplifier using CMOS

Design and Implementation of High Gain, High Bandwidth CMOS Folded cascode Operational Transconductance Amplifier

Design and Analysis of CMOS Two Stage OP-AMP in 180nm and 45nm Technology

A Low Power Gain Boosted Fully Differential OTA for a 10bit pipelined ADC

Analysis and Design of Analog Integrated Circuits Lecture 20. Advanced Opamp Topologies (Part II)

Design for MOSIS Education Program

ECEN 5008: Analog IC Design. Final Exam

Transcription:

Design Of Two Stage CMOS Op-Amp With Low Power And High Slew Rate. P.K.SINHA, Assistant Professor, Department of ECE, MAIT, Delhi ABHISHEK VIKRAM, Research Intern, Robospecies Technologies Pvt. Ltd.,Noida DR. K.S.YADAV, HOD, Department of ECE, NIEC, Delhi. I. ABSTRACT In this paper a CMOS operational amplifier is presented which operates at 1.5V power supply and 20uA input bias current at 1 um technology using non conventional mode of operation of MOS transistors and whose input is depended on bias current. The unique behavior of the MOS transistors in sub-threshold region not only allows a designer to work at low input bias current but also at low voltage. While operating the device at weak inversion results low power dissipation but dynamic range is degraded. Optimum balance between power dissipation and dynamic range results when the MOS transistors are operated at moderate inversion. In comparison with the reported low power low voltage op-amps at 1 um technology, this op-amp has very low standby power consumption with a high driving capability and operates at low voltage. The proposed two stage op amp produces gain bandwidth (GBW) of 10MHZ operated at 1.5v power supply. II. INTRODUCTION CMOS op-amps are ubiquitous integral parts in various analog and mixed-signal circuits and systems. The twostage op-amp shown in fig.1 is widely used because of its structure and robustness. In designing an op-amp, numerous electrical characteristics, e.g. gain bandwidth, slew rate, common mode range, output swing, offset, all have to be taken into consideration. Furthermore, since opamps are designed to be operated with negative-feedback connection, frequency compensation is necessary for closed-loop stability. Power dissipation can be reduced by reducing either supply voltage or total current in the circuit or by reducing the both. As the input current is lowered though power dissipation is reduced, dynamic range is degraded. As the supply voltage decreases, it also becomes increasingly difficult to keep transistors in saturation with the voltage headroom available. Another concern that draws from supply voltage scaling is the threshold voltage of the transistor. A decrease in supply voltage without a similar decrease in threshold voltage leads to biasing issues. In order to achieve the required degree of stability, generally indicated by phase margin, other performance parameters are usually compromised. As a result, designing an op-amp that meets all specifications needs a good compensation strategy and design methodology. The reported low power low voltage amplifiers using classical schemes have good small signal characteristics but their slew rate is small. By using the same technique slew rate is improved, as well as lower power dissipation is achieved. Also as the transistors are operated at weak and moderate inversion of MOS transistor, the op-amp operates at low power as well as low voltage Fig.1 A Two stage op amp (block diagram) The design of two stage op-amp was done with given specification; slew rate = 10 v/µs V out (max) = 1.25v V out (min) = 0.75v V ic (min) = 1.0v V ic (max) = 2.0v GB = 10.0 MHZ Phase margin = 60 when, the output pole= the rhp zero = 2GB and, 10GB. Mirror pole is kept at >= 10GB, Oxide capacitance cox = 0.5f/µm 2. 1

Model parameters; K N = 24.0 µa/v 2 K P = 8.0 µa/v 2 V TN = -V TP = 0.75 V λ N = 0.01/V, λ P = 0.02 III. ANALYSIS 1 CIRCUIT DIAGRAM The circuit diagram of two stage op-amp is given below. It consists of twelve transistors. The circuit comprises of active load, differential amplifier, and current mirror for biasing, output buffer stage. The current source provides the necessary biasing needed. M5 and M8 are used to reduce the fluctuations in current to give constant current for driving. M3 and M4 (current mirror) provides necessary current to output stage or to bias the output stage. (W/L)1 = (W/L)2 = gm1 2 /2.K N.(I/2) (3) Vd5 = Vic(min) ( (I/K N *W1) + Vtn) (4) (W/L)5 = (W/L)8 = 2I/(K N *Vd5 2 ) (5) Vd11 = Vdd + Vtn Vic(max) (6) (W/L)11 = (W/L)12 = 2 *1.5I/(Kp* Vd11 2 ) (7) (W/L)6 = 2 *10I/(K N *(1.2323 -Vtn) 2 ) (8) (W/L)3 = (W/L)4 = 2I/(K N *(1.25-Vtn) 2 ) (9) Vd7 = 0.25v (W/L)7 = 2*10I/(Kp*Vd7 2 ) (10) (W/L)9 = (W/L)10 = (W/L)7/10 (11) Power dissipated = P diss = 15I*1.5 W (12) = 15*20*1.5= 450mW Length of each transistor is taken as constant which is equal to 1micrometer. 3. T SPICE CODE I. DC ANALYSIS OF TWO STAGE OP AMP vd 101 0 dc 0.05v e+ 2 100 101 0 +0.025 e- 4 100 101 0-0.025 Fig.2 transistor level diagram M6 and M7 increase the gain of the circuit. All transistors work in saturation mode as the dynamic range is large in this mode. Aspect ratio of each transistor is calculated which helps in simulation to great extent. to add flexibility. rd 101 0 1 vci 100 0 dc 2v M1 3 2 1 0 NMOS1 W=33U L=1U M2 5 4 1 8 NMOS1 W=33U L=1U M3 5 5 8 8 NMOS1 W=7U L=1U 2. CALCULATIONS Vdd = 1.5V Slew rate = sr = 10V/µs Load capacitance = Cl = 10 pf Capacitance in output stage = Cc = Cl/5 I = Cc * sr (1) Conductance = gm1 = 2π.GB.Cc (2) M4 3 5 8 8 NMOS1 W=7U L=1U M5 1 9 8 8 NMOS1 W=202U L=1U M6 10 3 8 8 NMOS1 W=71.65U L=1U M7 10 6 7 7 PMOS1 W=800U L=1U M8 9 9 8 8 NMOS1 W=202U L=1U M9 6 6 7 7 PMOS1 W=80U L=1U M10 9 6 7 7 PMOS1 W=80U L=1U 2

M11 3 6 7 7 PMOS1 W=120U L=1U M12 5 6 7 7 PMOS1 W=120U L=1U IBIAS 6 8 20UA vdd 7 0 dc 1.5v v8 8 0 CC 3 10 2pf.MODEL NMOS1 NMOS VTO=0.75 KP=24U LAMBDA=0.01.MODEL PMOS1 PMOS VTO=-0.75 KP=8U LAMBDA=0.02 cl 10 0 10pf.dc vd 0v 1.5v 0.01v.print dc v(10).op.end Waveform VIC 100 0 DC 2v M1 3 2 1 8 NMOS1 W=33U L=1U M2 5 4 1 8 NMOS1 W=33U L=1U M3 5 5 8 8 NMOS1 W=7U L=1U M4 3 5 8 8 NMOS1 W=7U L=1U M5 1 9 8 8 NMOS1 W=202U L=1U M6 10 3 8 8 NMOS1 W=71.65U L=1U M7 10 6 7 7 PMOS1 W=800U L=1U M8 9 9 8 8 NMOS1 W=202U L=1U M9 6 6 7 7 PMOS1 W=80U L=1U M10 9 6 7 7 PMOS1 W=80U L=1U M11 3 6 7 7 PMOS1 W=120U L=1U M12 5 6 7 7 PMOS1 W=120U L=1U CL 10 0 10pf.MODEL NMOS1 NMOS VTO=0.75 KP=24U LAMBDA=0.01.MODEL PMOS1 PMOS VTO=-0.75 KP=8U LAMBDA=0.02.ac dec 20 100 30meg.tf v(10,0) vd.print ac vm(10), vp(10), vdb(10).op.end Waveform II. AC ANALYSIS OF TWO STAGE OP AMP vdd 7 0 DC 1.5V vss 8 0 vd 101 0 DC 0V AC 1V e+ 2 100 101 0 +0.5 e- 4 100 101 0-0.5 rd 101 0 1 3

Voltage (V) Voltage (V) 1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 1.5 1.0 0.5 0.0 0 5 1 0 1 5 2 0 2 5 3 0 0 5 1 0 1 5 2 0 2 5 3 0 v( 10) v( 2) transient III. TRANSIENT ANALYSIS OF TWO STAGE OP AMP M1 3 2 1 8 NMOS1 W=33U L=1U M2 5 4 1 8 NMOS1 W=33U L=1U M3 5 5 8 8 NMOS1 W=7U L=1U Time (us) transient M4 3 5 8 8 NMOS1 W=7U L=1U M5 1 9 8 8 NMOS1 W=202U L=1U M6 10 3 8 8 NMOS1 W=71.65U L=1U Time (us) M7 10 6 7 7 PMOS1 W=800U L=1U M8 9 9 8 8 NMOS1 W=202U L=1U M9 6 6 7 7 PMOS1 W=80U L=1U M10 9 6 7 7 PMOS1 W=80U L=1U Step 1 TABLE 1 OP-AMP DESIGN Cc = Cl/5 where Cl = 10pf M11 3 6 7 7 PMOS1 W=120U L=1U M12 5 6 7 7 PMOS1 W=120U L=1U IBIAS 6 8 20UA VDD 7 0 dc 1.5v V8 8 0 dc 0v CC 3 10 2pf.MODEL NMOS1 NMOS VTO=0.75 KP=24U LAMBDA=0.01.MODEL PMOS1 PMOS VTO=-0.75 KP=8U LAMBDA=0.02 Step 2 Step 3 Step 4 Step 5 I = slew rate * Cc (W/L) 1,2 = (2π.GB.Cc)/(2.Kn.(I/2)) (W/L) 5,8 = 2I/(Kn(Vic(min) - ( (I/Kn.(W/L)1) + Vtn) (W/L) 11,12 =2*1.5I/(Kp(Vdd+Vtn-Vic(max)) 2 ) cl 10 0 10P Step 6 VIN 2 0 PULSE(0V 1.5V 5US 1NS 1NS 20US 30US) V SHORT 4 10 DC 0V.trans 1ns 30us.print tran v(2) v(10).probe.end Waveform Step 7 Step 8 Step 9 (W/L) 6 = 2*10I/(Kn(1.2323 Vtn) 2 ) (W/L) 3,4 = 2I/(Kn(1.25-Vtn) 2 ) (W/L) 7 = 2*10I/Kp(0.25) 2 (W/L) 9,10 = (W/L) 7 4

IV. LAYOUT The layout of my circuit shown in figure below is done using professional software TANNER. The layout is both DRC and LVS clean. Parasitic extraction and Post Simulation is performed successfully. Output Specification: Slew rate 10 Volts/ µs Output Voltage(max) 1.25 Volt Output Voltage(min) 0.75 Volt Phase Margin 60 Power dissipated 450 mw Gain (Av) V. CONCLUSION TABLE 2 DESIGN PARAMETERS OF OPAMP Name Unit (µm/µm) (W/L) 1,2 32.865 (W/L) 3,4 6.667 (W/L) 5,8 202.310 (W/L) 6 71.649 (W/L) 7 800.000 (W/L) 9,10 80.000 (W/L) 11,12 120.000 Cc 12pf The amplifier presented in this paper operates in saturation mode and regulates its bias current. When a signal is applied the current in the amplifier increases so that these amplifiers have very high driving current. The op-amp has low power as well as low voltage. Its slew rate is higher than reported low power low voltage amplifiers at 0.5 um technology. VI. REFERENCES [1] P.E.Allen and D.R.Holberg, CMOS Analog Circuit Design, first Indian edition, 2010. [2] P.R.Gray, P.J.Hurst, S.H.Lewis and R.G.Meyer, Analysis and Design of Analog Integrated Circuits, 4 th edition, 2001. [3] Sung Mo Kang, Yusuf Leblebici, CMOS Digital Integrated Circuits, 14 th reprint,2003. [4] Praween Kumar Sinha, Dr.K.S.Yadav, Design Of current and Temperature Effect with Compensation Technique, IJERT VOL 1, 2005. 5