Application Note 0006

Similar documents
Recommended External Circuitry for Transphorm GaN FETs. Zan Huang Jason Cuadra

VDS (V) min 650 VTDS (V) max 800 RDS(on) (mω) max* 130. Qrr (nc) typ 54. * Dynamic R(on)

VDS (V) min 600 VTDS (V) max 750 RDS(on) (mω) max* 63. Qrr (nc) typ 136. * Dynamic R(on)

VDS (V) min 650 VTDS (V) max 800 RDS(on) (mω) max* 60. Qrr (nc) typ 136. Qg (nc) typ 28. * Dynamic RDS(on)

TPH3205WSB. 650V Cascode GaN FET in TO-247 (source tab)

VDSS (V) 900. V(TR)DSS (V) 1000 RDS(on)eff (mω) max* 205. QRR (nc) typ 49. QG (nc) typ 10

TPH3212PS. 650V Cascode GaN FET in TO-220 (source tab)

235 W Maximum Power Dissipation (whole module) 470 T J Junction Operating Temperature -40 to 150. Torque strength

Symbol Parameter Typical

VDS (V) min 600 VTDS (V) max 750 RDS(on) (mω) max* 180. Qrr (nc) typ 54. * Dynamic R(on)

Application Note 0009

VDSS (V) 650 V(TR)DSS (V) 800. RDS(on)eff (mω) max* 85. QRR (nc) typ 90. QG (nc) typ 10

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 130. QRR (nc) typ 54. QG (nc) typ 14 VIN=230VAC; VOUT=390VDC VIN=380VDC; VOUT=240VAC

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 52. QG (nc) typ 6.2 VIN=230VAC; VOUT=390VDC VIN=380VDC; VOUT=240VAC

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 47. QG (nc) typ 10

VDSS (V) 650. V(TR)DSS (V) 800 RDS(on)eff (mω) max* 180. QRR (nc) typ 52. QG (nc) typ 6.2

PRELIMINARY. VDSS (V) 600 V(TR)DSS (V) 750 RDS(on)eff (mω) max* 60. QRR (nc) typ 120. QG (nc) typ 22 PRELIMINARY

VDSS (V) 650 V(TR)DSS (V) 800. RDS(on)eff (mω) max* 130. QRR (nc) typ 54. QG (nc) typ 10

TPH3202PS TPH3202PS. GaN Power Low-loss Switch PRODUCT SUMMARY (TYPICAL) TO-220 Package. Absolute Maximum Ratings (T C =25 C unless otherwise stated)

TPH3207WS TPH3207WS. GaN Power Low-loss Switch PRODUCT SUMMARY (TYPICAL) Absolute Maximum Ratings (T C =25 C unless otherwise stated)

VDSS (V) 650 V(TR)DSS (V) 800 RDS(on)eff (mω) max* 60. QRR (nc) typ 136. QG (nc) typ 28 VIN=230VAC; VOUT=390VDC VIN=380VDC; VOUT=240VAC

PCB layout guidelines. From the IGBT team at IR September 2012

Symbol Parameter Typical

Unlocking the Power of GaN PSMA Semiconductor Committee Industry Session

Wide Band-Gap (SiC and GaN) Devices Characteristics and Applications. Richard McMahon University of Cambridge

Fig. 1 - Enhancement mode GaN has a circuiut schematic similar to silicon MOSFETs with Gate (G), Drain (D), and Source (S).

Application Note 0011

GS66516T Top-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

The Facts about the Input Impedance of Power and Ground Planes

GS61008T Top-side cooled 100 V E-mode GaN transistor Preliminary Datasheet

DrGaN PLUS Development Board EPC9201/3 Quick Start Guide

Drive and Layout Requirements for Fast Switching High Voltage MOSFETs

GS61008P Bottom-side cooled 100 V E-mode GaN transistor Preliminary Datasheet

The egan FET Journey Continues

DESIGN TIP DT Managing Transients in Control IC Driven Power Stages 2. PARASITIC ELEMENTS OF THE BRIDGE CIRCUIT 1. CONTROL IC PRODUCT RANGE

Probing challenges when testing WBG devices power-conference.com/

LM2462 Monolithic Triple 3 ns CRT Driver

Controlling Input Ripple and Noise in Buck Converters

Using HVOUT Simulator Utility to Estimate MOSFET Ramp Times

Load Transient Tool User Manual

High Voltage Pulser Circuits By Ching Chu, Sr. Applications Engineer

LM2412 Monolithic Triple 2.8 ns CRT Driver

Background (What Do Line and Load Transients Tell Us about a Power Supply?)

GS61004B 100V enhancement mode GaN transistor Preliminary Datasheet

Differential-Mode Emissions

HV739 ±100V 3.0A Ultrasound Pulser Demo Board

Development Board EPC9047 Quick Start Guide

Lecture 4 ECEN 4517/5517

GS66508T Top-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

Applications of 1EDNx550 single-channel lowside EiceDRIVER with truly differential inputs

Wide band gap circuit optimisation and performance comparison

G6ALU 20W FET PA Construction Information

AN OPTIMIZED SPECIFIC MOSFET FOR TELECOMMUNICATION AND DATACOMMUNICATION APPLICATIONS

ALL Switch GaN Power Switch - DAS V22N65A

Investigation of Electromagnetic Field Coupling from DC-DC Buck Converters to Automobile AM/FM Antennas

LM2405 Monolithic Triple 7 ns CRT Driver

Revision. 007 PGA26E19BA. Product Standards PGA26E19BA. Established: Revised: Page 1 of 11

LDO Regulator Stability Using Ceramic Output Capacitors

AN726. Vishay Siliconix AN726 Design High Frequency, Higher Power Converters With Si9166

DrGaN PLUS Development Board - EPC9201/3 Quick Start Guide

DATA SHEET SWITCHING P-CHANNEL POWER MOS FET

GS66508P Bottom-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

Features. Slope Comp Reference & Isolation

D AB Z DETAIL "B" DETAIL "A"

GS66508T Top-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

GS66508T Top-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

UNISONIC TECHNOLOGIES CO., LTD

Decoupling capacitor placement

User s Manual ISL70040SEHEV2Z. User s Manual: Evaluation Board. High Reliability

GS61008T Top-side cooled 100 V E-mode GaN transistor Preliminary Datasheet

HT32 Series Crystal Oscillator, ADC Design Note and PCB Layout Guide

Understanding, measuring, and reducing output noise in DC/DC switching regulators

LMV nsec, 2.7V to 5V Comparator with Rail-to Rail Output

Capacitive-Division Traveling-Wave Amplifier with 340 GHz Gain-Bandwidth Product

Gallium Nitride MMIC Power Amplifier

PI3DPX1207B Layout Guideline. Table of Contents. 1 Layout Design Guideline Power and GROUND High-speed Signal Routing...

Practical Measurements considerations for GaN and SiC technologies ANDREA VINCI EMEA MARKET DEVELOPMENT MANAGER POWER ELECTRONICS

HEXFET MOSFET TECHNOLOGY

DIO6010 High-Efficiency 1.5MHz, 1A Continuous, 1.5A Peak Output Synchronous Step Down Converter

QUICKSWITCH BASICS AND APPLICATIONS

DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION

AM V N-CHANNEL ENHANCEMENT MODE MOSFET

LM V Monolithic Triple Channel 15 MHz CRT DTV Driver

The CYF115 transmitter solution is ideal for industrial and consumer applications where simplicity and form factor are important.

User s Manual ISL70040SEHEV3Z. User s Manual: Evaluation Board. High Reliability

IRF130, IRF131, IRF132, IRF133

Designing reliable and high density power solutions with GaN. Created by: Masoud Beheshti Presented by: Paul L Brohlin

Target Impedance and Rogue Waves

Probing Techniques for Signal Performance Measurements in High Data Rate Testing

IXRFSM18N50 Z-MOS RF Power MOSFET

MOS FIELD EFFECT TRANSISTOR

Improving Performance of High Speed GaN Transistors Operating in Parallel for High Current Applications

Revision. 007 PGA26E19BA. Product Standards PGA26E19BA. Established: Revised: Page 1 of 11

Importance of measuring parasitic capacitance in isolated gate drive applications. W. Frank Infineon Technologies

GS66516B Bottom-side cooled 650 V E-mode GaN transistor Preliminary Datasheet

Keywords: No-opto flyback, synchronous flyback converter, peak current mode controller

Low-Power, 1.62V to 3.63V, 1MHz To 150MHz, 1:2 Fanout Buffer IC OE CLK1. DFN-6L (2.0 x 1.3 x 0.6mm) FIN CLK1

Reducing EMI in buck converters

Low Power MEMS Jitter Attenuator

Features. RAMP Feed Forward Ramp/ Volt Sec Clamp Reference & Isolation. Voltage-Mode Half-Bridge Converter CIrcuit

Transcription:

VGS Transient Tolerance of Transphorm GaN FETs Abstract This document provides a guideline for allowable transient voltages between gate and source pins. Table of Contents Abstract... 1 Introduction... 2 Simple analysis... 2 Origin of VGS transients... 2 Packages with internal ferrite beads... 4 Avoiding problems through careful PCB layout... 5 2017 Transphorm Inc. Subject to change without notice. an0006.1 1

Introduction The absolute maximum rating provided in Transphorm data sheets for VGSS is ±18V. This is the maximum voltage which the device is guaranteed to sustain between gate and source without failure. Because the package adds inductance in series with the gate; however, transient voltages may appear on the gate pin which exceed VGSS, but cause no damage because the voltage actually present on the die does not exceed VGSS. This Application Note provides a guideline for allowable transient voltages between gate and source pins. Simple analysis A very simple analysis of the input loop is shown in Figure 1. The package inductance in series with the gate, LGP, has a value of about 3nH for the TO-220 package. From the data sheets, Ciss has a minimum value of 710pF. Using these values, the frequency at which VGS/VGS-EXT = 0.5 is ~190MHz. Therefore, for frequencies above 200MHz, the amplitude of the actual internal voltage on VGS is less than 50% of the voltage measured on the package pins. By this analysis, any ringing or transient voltage with a period of less than 5ns can have an amplitude as high as 36V without causing more than 18V on the internal gate. Vgs Vgsext 1 2 1 LgpCiss 2 Figure 1. Simple analysis of the input loop showing parasitic inductance internal to the transistor package A more accurate analysis can be made, but requires an understanding of the origin of transient signals on the gate pin. Origin of VGS transients In circuits with GaN power FETs, inductance in the input, or gate-drive loop is critical. Particularly important is the source inductance (LS2 in Figure 2, for example), which is common to both input and output loops. Any voltage developed across this inductance due to a change in the output current, did/dt, will appear in the input loop. A low impedance layout will minimize this inductance. However, the TO-220 package unavoidably adds inductance in the source lead, LSP2 as shown in Figure 2. This inductance cannot be further reduced. an0006.1 2

Figure 2. input loop showing parasitic inductances internal and external to the transistor package Figure 3 shows simulated voltages on the internal source node and external gate pin, with respect to circuit ground. It is seen that high-frequency ringing on the gate pin is identical to the ringing voltage on the source inductance. The input capacitance, CISS, is sufficiently large that the actual gate-to-source voltage on the FET die is relatively unchanged by this signal. Figure 4 compares the external VGS waveform to this actual internal gate-to-source voltage. The ringing on the gate pin has a frequency of about 150MHz, similar to the frequency found in the previous simple analysis. In this more realistic case; however, the internal gate voltage is much less than 50% of the external gate voltage, so the guideline given is seen to be quite conservative. Figure 3. Simulation showing voltage on the internal source node an0006.1 3

Figure 4. Simulation showing voltage on the internal gate node Packages with internal ferrite beads GaN FETs in the TO-247 package, such as the TPH3205WSB and TPH3207WS, have an internal ferrite bead in series with the gate. The impedance of the bead adds to LGP in the simple analysis of Figure 1 and further attenuates transients of external origin. The externally measured typical VGS waveform is markedly different for these devices, as seen in Figure 5. Figure 5. Externally measured VGS waveform for a TPH3205WSB The voltage which is actually present internally between the gate and source is similar to the previous case, as seen in the simulation of Figure 6. an0006.1 4

Figure 6. Simulation showing voltage on the internal gate node of a TO-247 with internal ferrite bead Avoiding problems through careful PCB layout The parasitic inductances of the input (gate) and output (drain) loops contribute significantly to overshoot, ringing, and stability in general. Transphorm Application Notes AN0003: Printed Circuit Board Layout and Probing for GaN Power Switches and AN0004: Designing Hard-switched Bridges with GaN provide analysis and recommendations for designs that minimize PCB inductance and associated problems. an0006.1 5