CMOS SRAM. KM684000B Family. Document Title. Revision History. 512Kx8 bit Low Power CMOS Static RAM. Revision No. History. Remark. Draft Date 0.

Similar documents
Document Title. Revision History. 32Kx8 bit Low Power CMOS Static RAM. Remark. History. Revision No. Draft Data. Design target. Initial draft 0.

Document Title. Revision History. 256Kx16 bit Low Power and Low Voltage CMOS Static RAM. Draft Date. Revision No. History. Remark.

I/O1 ~ I/O8 I/O9 ~ I/O16 I/O9 ~ I/O16 I/O1 ~ I/O8

PRELIMINARY PRELIMINARY

I/O1 ~ I/O8 I/O9 ~ I/O16 I/O9 ~ I/O16 I/O1 ~ I/O8

Item Previous Current 8ns 110mA 80mA. 10ns 90mA 65mA 12ns 80mA 55mA 15ns 70mA 45mA 8ns 130mA 100mA

Rev. No. History Issue Date Remark

Rev. No. History Issue Date Remark

HY62WT08081E Series 32Kx8bit CMOS SRAM

UTRON UT K X 8 BIT LOW POWER CMOS SRAM

LY62L K X 8 BIT LOW POWER CMOS SRAM

HY62256A Series 32Kx8bit CMOS SRAM

LY K X 8 BIT LOW POWER CMOS SRAM

power and 32,786 x 8-bits and outputs -2.0V(min.) data fabricated using

LY K X 8 BIT LOW POWER CMOS SRAM

Revision No History Draft Date Remark. 10 Initial Revision History Insert Jul Final

10/February/07, v.1.0 Alliance Memory Inc. Page 1 of 13

LY62L K X 8 BIT LOW POWER CMOS SRAM

IDT CMOS Static RAM 1 Meg (256K x 4-Bit)

JANUARY/2008, V 1.0 Alliance Memory Inc. Page 1 of 11

CMOS STATIC RAM 1 MEG (128K x 8-BIT)

IS65C256AL IS62C256AL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS65C256AL IS62C256AL

CMOS Static RAM 1 Meg (128K x 8-Bit) IDT71024S

IDT71V424S/YS/VS IDT71V424L/YL/VL

IS65LV256AL IS62LV256AL

UM61512A Series 64K X 8 BIT HIGH SPEED CMOS SRAM. Features. General Description. Pin Configurations UM61512AV UM61512A

3.3V CMOS Static RAM 4 Meg (256K x 16-Bit)

3.3V CMOS Static RAM 1 Meg (64K x 16-Bit) Description OBSOLESCENCE ORDER 71V016SA. Row / Column Decoders. Sense Amps and Write Drivers

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

CMOS StaticRAM 16K (4K x 4-BIT) CACHE-TAG RAM

IS62C10248AL IS65C10248AL

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

SRM2B256SLMX55/70/10

64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005

IS62WV2568ALL IS62WV2568BLL

LY61L K X 16 BIT HIGH SPEED CMOS SRAM

LY V 128K X 16 BIT HIGH SPEED CMOS SRAM

IS62WV20488ALL IS62WV20488BLL

IS61C25616AL IS61C25616AS IS64C25616AL IS64C25616AS

DECODER I/O DATA CONTROL CIRCUIT

IS63LV1024 IS63LV1024L 128K x 8 HIGH-SPEED CMOS STATIC RAM 3.3V REVOLUTIONARY PINOUT

IS62C5128BL, IS65C5128BL

IS62WV2568ALL IS62WV2568BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS62/65WV2568DALL IS62/65WV2568DBLL

Rev. No. History Issue Date Remark

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

LY61L25616A 256K X 16 BIT HIGH SPEED CMOS SRAM

IDT71V016SA/HSA. 3.3V CMOS Static RAM 1 Meg (64K x 16-Bit)

IS62WV102416ALL IS62WV102416BLL IS65WV102416BLL

IS62WV20488ALL IS62WV20488BLL

IS64WV3216BLL IS61WV3216BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61WV51216ALL IS61WV51216BLL IS64WV51216BLL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

White Electronic Designs

IS61/64WV5128EFALL IS61/64WV5128EFBLL. 512Kx8 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

IS61C1024AL IS64C1024AL

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS62WV5128EALL/EBLL/ECLL IS65WV5128EBLL/ECLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2017

IS61WV10248EDBLL IS64WV10248EDBLL

IS61WV10248ALL IS61WV10248BLL IS64WV10248BLL

IS62WV102416GALL/BLL IS65WV102416GALL/BLL. 1024Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM. FUNCTIONAL Block Diagram NOVEMBER 2017

IS61WV20488FALL IS61/64WV20488FBLL. 2Mx8 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V/1.8V SUPPLY FUNCTIONAL BLOCK DIAGRAM

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS62C51216AL IS65C51216AL

FUNCTIONAL BLOCK DIAGRAM

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

IS61/64WV25616FALL IS61/64WV25616FBLL. 256Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES DESCRIPTION

IS62WV5128EHALL/BLL IS65WV5128EHALL/BLL. 512Kx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM JULY 2018 DESCRIPTION

IS61WV102416FALL IS61/64WV102416FBLL. 1Mx16 HIGH-SPEED ASYNCHRONOUS CMOS STATIC RAM WITH 3.3V/1.8V SUPPLY FUNCTIONAL BLOCK DIAGRAM

IS61WV2568EDBLL IS64WV2568EDBLL

IS61/64WV12816EFALL IS61/64WV12816EFBLL. 128Kx16 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM APRIL 2018 KEY FEATURES

IS61WV3216DALL/DALS IS61WV3216DBLL/DBLS IS64WV3216DBLL/DBLS

IS62WV20488FALL/BLL IS65WV20488FALL/BLL. 2Mx8 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM NOVEMBER 2018

IS61WV102416ALL IS61WV102416BLL IS64WV102416BLL

IS62WV25616EALL/EBLL/ECLL IS65WV25616EBLL/ECLL. 256Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM JANUARY 2018

IS61WV10248EEALL IS61/64WV10248EEBLL. 1Mx8 HIGH SPEED AYNCHRONOUS CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM OCTOBER 2018

IS62C25616EL, IS65C25616EL

SRAM AS5C K x 8 SRAM Ultra Low Power SRAM. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

IS62WV102416FALL/BLL IS65WV102416FALL/BLL. 1Mx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM FUNCTIONAL BLOCK DIAGRAM MARCH 2018

IS61WV6416DALL/DALS IS61WV6416DBLL/DBLS IS64WV6416DBLL/DBLS

IS62WV25616DALL/DBLL, IS65WV25616DBLL 256K x 16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC SRAM

IS62WV6416ALL IS62WV6416BLL

IS62WV25616EHALL/BLL IS65WV25616EHALL/BLL. 256Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM

IS62WV51216EFALL/BLL IS65WV51216EFALL/BLL. 512Kx16 LOW VOLTAGE, ULTRA LOW POWER CMOS STATIC RAM with ECC FUNCTIONAL BLOCK DIAGRAM AUGUST 2017

IS62WV25616ALL IS62WV25616BLL

IS61WV25632ALL/ALS IS61WV25632BLL/BLS IS64WV25632BLL/BLS

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61WV25616MEBLL IS64WV25616MEBLL. 256Kx16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM with ADMUX & ECC FUNCTIONAL BLOCK DIAGRAM

IS61WV25616LEBLL IS64WV25616LEBLL. 256Kx16 HIGH SPEED ASYNCHRONOUS CMOS STATIC RAM with LATCHED ADDRESS & ECC FUNCTIONAL BLOCK DIAGRAM

Very Low Power/Voltage CMOS SRAM 512K X 16 bit DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) 55ns : 3.0~5.5V 70ns : 2.7~5.5V

Transcription:

Document Title 512Kx8 bit Low Power CMOS Static RAM Revision History Revision No. History Draft Date Remark 0.0 Initial Draft December 7, 1996 Advance 0.1 Revise - Changed Operating current by reticle revision ICC at write : 35mA 45mA ICC1 at read/write : 15/35mA 10/45mA March 6, 1997 Preliminary 1.0 Finalize - Changed Operating current ICC1 at write : 45mA 40mA ICC2; 90mA 80mA - Change test load at 55ns : 100pF 50pF October 9, 1997 Final 2.0 Revise - Change datasheet format February 17, 1998 Final 3.0 Revise - Industrial product speed bin change:70/100ns 55/70ns September 8, 1998 Final The attached datasheets are provided by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications and products. SAMSUNG Electronics will answer to your questions about device. If you have any questions, please contact the SAMSUNG branch offices. 1

512Kx8 bit Low Power CMOS Static RAM FEATURES Process Technology: TFT Organization: 512Kx8 Power Supply Voltage: 4.5~5.5V Low Data Retention Voltage: 2V(Min) Three state output and TTL Compatible Package Type: 32-DIP-600, 32-SOP-525 32-TSOP2-400F/R GENERAL DESCRIPTION The KM684000B families are fabricated by SAMSUNG s advanced CMOS process technology. The families support various operating temperature ranges and various package types for user flexibility of system design. The family also support low data retention voltage for battery back-up operation with low data retention current. PRODUCT FAMILY Product Family Operating Temperature Vcc Range Speed KM684000BL Commercial (0~70 C) KM684000BL-L 4.5~5.5V 55 1) /70ns KM684000BLI Inderstrial (-40~85 C) KM684000BLI-L 1. The parameter is measured with 50pF test load. Power Dissipation Standby (ISB1, Max) 100µA 20µA 100µA 50µA Operating (ICC2, Max) 80mA PKG Type 32-DIP,32-SOP 32-TSOP2-F/R 32-SOP 32-TSOP2-F/R PIN DESCRIPTION FUNCTIONAL BLOCK DIAGRAM A18 1 32 VCC VCC 32 1 A18 Clk gen. Precharge circuit. A16 2 31 A15 A15 31 2 A16 A14 3 30 A17 A17 30 3 A14 A18 A12 4 29 29 4 A12 A16 A7 A6 A5 A4 A3 A2 A1 5 6 7 8 9 10 11 32-DIP 32-SOP 32-TSOP2 (Forward) 28 27 26 25 24 23 22 A13 A8 A9 A11 A10 A13 A8 A9 A11 A10 28 27 26 25 24 23 22 32-TSOP2 (Reverse) 5 6 7 8 9 10 11 A7 A6 A5 A4 A3 A2 A1 A14 A12 A7 A6 A5 A4 A1 A0 Row select Memory array 1024 rows 512 8 columns A0 I/O1 I/O2 12 13 14 21 20 19 I/O8 I/O7 I/O6 I/O8 I/O7 I/O6 21 20 19 12 13 14 A0 I/O1 I/O2 I/O1 I/O8 Data cont I/O Circuit Column select I/O3 VSS 15 16 18 17 I/O5 I/O4 I/O5 I/O4 18 17 15 16 I/O3 VSS Data cont Pin Name Function A9 A8 A13A17 A15 A10 A11 A3 A2 Write Enable Input A0~A18 I/O1~I/O8 Chip Select Input Output Enable Input Address Inputs Data Inputs/Outputs Control logic Vcc Power Vss Ground SAMSUNG ELECTRONI CO., LTD. reserves the right to change products and specifications without notice. 2

PRODUCT LIST Commercial Temperature Products(0~70 C) KM684000BLP-5 KM684000BLP-5L KM684000BLP-7 KM684000BLP-7L KM684000BLG-5 KM684000BLG-5L KM684000BLG-7 KM684000BLG-7L KM684000BLT-5L KM684000BLT-7L KM684000BLR-5L KM684000BLR-7L Industrial Temperature Products(-40~85 C) Part Name Function Part Name Function 32-DIP, 55ns, L-pwr 32-DIP, 55ns, LL-pwr 32-DIP, 70ns, L-pwr 32-DIP, 70ns, LL-pwr 32-SOP, 55ns, L-pwr 32-SOP, 55ns, LL-pwr 32-SOP, 70ns, L-pwr 32-SOP, 70ns, LL-pwr 32-TSOP2-F, 55ns, LL-pwr 32-TSOP2-F, 70ns, LL-pwr 32-TSOP2-R, 55ns, LL-pwr 32-TSOP2-R, 70ns, LL-pwr KM684000BLGI-5 KM684000BLGI-5L KM684000BLGI-7 KM684000BLGI-7L KM684000BLTI-5L KM684000BLTI-7L KM684000BLRI-5L KM684000BLRI-7L 32-SOP, 55ns, L-pwr 32-SOP, 55ns, LL-pwr 32-SOP, 70ns, L-pwr 32-SOP, 70ns, LL-pwr 32-TSOP2-F, 55ns, LL-pwr 32-TSOP2-F, 70ns, LL-pwr 32-TSOP2-R, 55ns, LL-pwr 32-TSOP2-R, 70ns, LL-pwr FUNCTIONAL DESCRIPTION I/O Pin Mode Power H X 1) X 1) High-Z Deselected Standby L H H High-Z Output disbaled Active L L H Dout Read Active L X 1) L Din Write Active 1. X means don t care.( Must be in low or high state.) ABSOLUTE IMUM RATINGS 1) Item Symbol Ratings Unit Remark Voltage on any pin relative to Vss VIN,VOUT -0.5 to 7.0 V - Voltage on Vcc supply relative to Vss VCC -0.5 to 7.0 V - Power Dissipation PD 1.0 W - Storage temperature TSTG -65 to 150 C - Operating Temperature TA 0 to 70 C KM684000BL/L-L -40 to 85 C KM684000BLI/LI-L Soldering temperature and time TSOLDER 260 C, 10sec(Lead Only) - - 1. Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Functional operation should be restricted to recommended operating condition. Exposure to absolute maximum rating conditions for extended periods may affect reliability. 3

RECOMMENDED DC OPERATING CONDITIONS 1) Item Symbol Min Typ Max Unit Supply voltage Vcc 4.5 5.0 5.5 V Ground Vss 0 0 0 V Input high voltage VIH 2.2 - Vcc+0.5 2) V Input low voltage VIL -0.5 3) - 0.8 V Note: 1. Commercial Product : TA=0 to 70 C, otherwise specified Industrial Product : TA=-40 to 85 C, otherwise specified 2. Overshoot : VCC+3.0V in case of pulse width 30ns 3. Undershoot : -3.0V in case of pulse width 30ns 4. Overshoot and undershoot are sampled, not 100% tested. CAPACITANCE 1) (f=1mhz, TA=25 C) Item Symbol Test Condition Min Max Unit Input capacitance CIN VIN=0V - 8 pf Input/Output capacitance CIO VIO=0V - 10 pf 1. Capacitance is sampled, not 100% tested DC AND OPERATING CHARACTERISTI Item Symbol Test Conditions Min Typ Max Unit Input leakage current ILI VIN=Vss to Vcc -1-1 µa Output leakage current ILO =VIH or =VIH or =VIL, VIO=Vss to Vcc -1-1 µa Operating power supply ICC IIO=0mA, =VIL, VIN=VIL or VIH, Read - 7.5 15 ma Average operating current ICC1 Cycle time=1µs, 100% duty, IIO=0mA 0.2V, VIN 0.2V or VIN Vcc-0.2V Read - 4 10 Write - 27 40 ICC2 Cycle time=min, 100% duty, IIO=0mA, =VIL, VIN=VIH or VIL - 65 80 ma Output low voltage VOL IOL=2.1mA - - 0.4 V Output high voltage VOH IOH=-1.0mA 2.4 - - V Standby Current(TTL) ISB =VIH, Other inputs = VIL or VIH - - 3 ma Standby Current(CMOS) ISB1 Vcc-0.2V, Other inputs=0~vcc ma KM684000BL - 2 100 µa KM684000BL-L - 1 20 µa KM684000BLI - 2 100 µa KM684000BLI-L - 1 50 µa 4

AC OPERATING CONDITIONS TEST CONDITIONS (Test Load and Test Input/Output Reference) Input pulse level : 0.8 to 2.4V Input rising and falling time : 5ns Input and output reference voltage : 1.5V Output load (See right) :CL=100pF+1TTL CL=50pF+1TTL CL 1) 1. Including scope and jig capacitance AC CHARACTERISTI (Vcc=4.5~5.5V, :TA=0 to 70 C, KM684000BI Family:TA=-40 to 85 C) Read Write Speed Bins Parameter List Symbol 55*ns 70ns Units Min Max Min Max Read cycle time trc 55-70 - ns Address access time taa - 55-70 ns Chip select to output tco - 55-70 ns Output enable to valid output t - 25-35 ns Chip select to low-z output tlz 10-10 - ns Output enable to low-z output tolz 5-5 - ns Chip disable to high-z output thz 0 20 0 25 ns Output disable to high-z output tohz 0 20 0 25 ns Output hold from address change toh 10-10 - ns Write cycle time twc 55-70 - ns Chip select to end of write tcw 45-60 - ns Address set-up time tas 0-0 - ns Address valid to end of write taw 45-60 - ns Write pulse width twp 40-50 - ns Write recovery time twr 0-0 - ns Write to output high-z twhz 0 20 0 25 ns Data to write time overlap tdw 25-30 - ns Data hold from write time tdh 0-0 - ns End write to output low-z tow 5-5 - ns DATA RETENTION CHARACTERISTI Item Symbol Test Condition Min Typ Max Unit Vcc for data retention VDR Vcc-0.2V 2.0-5.5 V KM684000BL - - 50 Data retention current IDR Vcc=3.0V, Vcc-0.2V KM684000BL-L - - 15 µa KM684000BLI - - 50 KM684000BLI-L - - 20 Data retention set-up time tsdr See data retention waveform 0 - - ms Recovery time trdr 5 - - 5

TIMMING DIAGRAMS TIMING WAVEFORM OF READ CYCLE(1) (Address Controlled, ==VIL, =VIH) Address trc toh Data Out Previous Data Valid Data Valid taa TIMING WAVEFORM OF READ CYCLE(2) (=VIH) trc Address taa toh tco1 t thz tolz tohz Data out High-Z tlz Data Valid NOTES (READ CYCLE) 1. thz and tohz are defined as the time at which the outputs achieve the open circuit conditions and are not referenced to output voltage levels. 2. At any given temperature and voltage condition, thz(max.) is less than tlz(min.) both for a given device and from device to device interconnection. 6

TIMING WAVEFORM OF WRITE CYCLE(1) ( Controlled) Address twc tcw(2) twr(4) taw twp(1) tas(3) tdw tdh Data in Data Valid twhz tow Data out Data Undefined TIMING WAVEFORM OF WRITE CYCLE(2) ( Controlled) twc Address tas(3) tcw(2) twr(4) taw twp(1) tdw tdh Data in Data Valid Data out High-Z High-Z NOTES (WRITE CYCLE) 1. A write occurs during the overlap of a low and a low. A write begins at the latest transition among going Low and going low : A write end at the earliest transition among going high and going high, twp is measured from the begining of write to the end of write. 2. tcw is measured from the going low to end of write. 3. tas is measured from the address valid to the beginning of write. 4. twr is measured from the end of write to the address change. twr applied in case a write ends as or going high. DATA RETENTION WAVE FORM controlled VCC tsdr Data Retention Mode trdr 4.5V 2.2V VDR GND VCC - 0.2V 7

PACKAGE DIMENSIONS Units: millimeter(inch) 32 PIN DUAL INLINE PACKAGE (600mil) +0.10 0.25-0.05 0.010-0.002 #32 #17 13.60±0.20 0.535±0.008 15.24 0.600 #1 #16 0~15 42.31 1.666 41.91±0.20 1.650±0.008 3.81±0.20 0.150±0.008 5.08 0.200 1.91 0.075 0.46±0.10 0.018±0.004 1.52±0.10 0.060±0.004 2.54 0.100 3.30±0.30 0.130±0.012 0.38 0.015 MIN 32 PIN PLASTIC SMALL OUTLINE PACKAGE (525mil) #32 #17 0~8 14.12±0.30 0.556±0.012 11.43±0.20 0.450±0.008 13.34 0.525 #1 20.87 0.822 20.47±0.20 0.806±0.008 #16 2.74±0.20 0.108±0.008 3.00 0.118 +0.10 0.20-0.05 0.008-0.002 0.80±0.20 0.031±0.008 0.10 0.004 0.71 0.028 +0.100 0.41-0.050 0.016-0.002 1.27 0.050 0.05 0.002 MIN 8

PACKAGE DIMENSIONS Units: millimeter(inch) 32 PIN THIN SMALL OUTLINE PACKAGE TYPE II (400F) 0.25 0.010 0~8 #32 #17 0.45 ~0.75 0.018 ~ 0.030 11.76±0.20 0.463±0.008 10.16 0.400 #1 21.35 0.841 20.95±0.10 0.825±0.004 #16 +0.10 ( 0.50 ) 0.15 1.00±0.10-0.05 0.020 0.039±0.004 0.006-0.002 1.20 0.047 0.10 0.004 0.95 0.037 0.40±0.10 0.016±0.004 1.27 0.050 0.05 MIN 0.002 32 PIN THIN SMALL OUTLINE PACKAGE TYPE II (400R) 0~8 #1 #16 0.25 0.010 0.45 ~0.75 0.018 ~ 0.030 11.76±0.20 0.463±0.008 10.16 0.400 #32 21.35 0.841 20.95±0.10 0.825±0.004 #17 1.00 ±0.10 0.039±0.004 1.20 0.047 +0.10 0.15-0.05 0.006-0.002 0.50 0.020 0.10 0.004 0.95 0.037 0.40±0.10 0.016±0.004 1.27 0.050 0.05 MIN 0.002 9