VERSATILE SILICON PHOTONIC PLATFORM FOR DATACOM AND COMPUTERCOM APPLICATIONS. B Szelag CEA-Leti

Similar documents
Silicon Photonics : Towards Heterogeneous and Multi-layer Integration for High Density Circuits

Lecture: Integration of silicon photonics with electronics. Prepared by Jean-Marc FEDELI CEA-LETI

Si and InP Integration in the HELIOS project

NEXT GENERATION SILICON PHOTONICS FOR COMPUTING AND COMMUNICATION PHILIPPE ABSIL

Opportunities and challenges of silicon photonics based System-In-Package

Silicon Photonics: an Industrial Perspective

Photonic modules for data centers Leti SAMTEC FINAL p Photonic modules for data centers require cutting edge technologies

IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS 2010 Silicon Photonic Circuits: On-CMOS Integration, Fiber Optical Coupling, and Packaging

A 3.9 ns 8.9 mw 4 4 Silicon Photonic Switch Hybrid-Integrated with CMOS Driver

Silicon photonics on 3 and 12 μm thick SOI for optical interconnects Timo Aalto VTT Technical Research Centre of Finland

Silicon Photonics Photo-Detector Announcement. Mario Paniccia Intel Fellow Director, Photonics Technology Lab

New advances in silicon photonics Delphine Marris-Morini

Electronic-Photonic ICs for Low Cost and Scalable Datacenter Solutions

Introduction and concepts Types of devices

An Example Design using the Analog Photonics Component Library. 3/21/2017 Benjamin Moss

Innovations in Photonic Integration Platforms

Heinrich-Hertz-Institut Berlin

New silicon photonics technology delivers faster data traffic in data centers

Convergence Challenges of Photonics with Electronics

SiGe BiCMOS and Photonic technologies for high frequency and communication applications Andreas Mai

Silicon Photonics Technology Platform To Advance The Development Of Optical Interconnects

ECEN689: Special Topics in Optical Interconnects Circuits and Systems Spring 2016

Silicon photonics with low loss and small polarization dependency. Timo Aalto VTT Technical Research Centre of Finland

Silicon Photonics Transceivers for Hyper Scale Datacenters: Deployment and Roadmap

EE 232 Lightwave Devices Optical Interconnects

Silicon Photonics in Optical Communications. Lars Zimmermann, IHP, Frankfurt (Oder), Germany

High-speed Ge photodetector monolithically integrated with large cross silicon-on-insulator waveguide

Integrated Photonics using the POET Optical InterposerTM Platform

Index. Cambridge University Press Silicon Photonics Design Lukas Chrostowski and Michael Hochberg. Index.

Si CMOS Technical Working Group

APSUNY PDK: Overview and Future Trends

POST CMOS PATHFINDING. Leti Innovation Days June 28-29, 2017

A Fully Integrated 20 Gb/s Optoelectronic Transceiver Implemented in a Standard

Istituto Superiore Mario Boella, via P. C. Boggio 61, Torino - Italy

- no emitters/amplifiers available. - complex process - no CMOS-compatible

Zukunftstechnologie Dünnglasbasierte elektrooptische. Research Center of Microperipheric Technologies

Near/Mid-Infrared Heterogeneous Si Photonics

OPTICAL I/O RESEARCH PROGRAM AT IMEC

Photonic Integrated Circuits Made in Berlin

Envisioning the Future of Optoelectronic Interconnects:

EPIC: The Convergence of Electronics & Photonics

Light source approach for silicon photonics transceivers September Fiber to the Chip

IBM T. J. Watson Research Center IBM Corporation

Optical Transmission Fundamentals

Trends in Optical Transceivers:

Putting PICs in Products A Practical Guideline. Katarzyna Ławniczuk

Heterogeneously Integrated Microwave Signal Generators with Narrow- Linewidth Lasers

New Wave SiP solution for Power

Nanophotonics for low latency optical integrated circuits

May 21-23, 2012 Białystok, Poland

PROJECT FINAL REPORT

Contents Silicon Photonic Wire Waveguides: Fundamentals and Applications

Si photonics for the Zettabyte Era. Marco Romagnoli. CNIT & TeCIP - Scuola Superiore Sant Anna

Si Photonics Technology Platform for High Speed Optical Interconnect. Peter De Dobbelaere 9/17/2012

Figure 1 Basic waveguide structure

Integration of Optoelectronic and RF Devices for Applications in Optical Interconnect and Wireless Communication

Silicon-Organic hybrid Fabrication platform for Integrated circuits FP7-ICT GA No

Low Thermal Resistance Flip-Chip Bonding of 850nm 2-D VCSEL Arrays Capable of 10 Gbit/s/ch Operation

Hetero Silicon Photonics: Components, systems, packaging and beyond

High speed silicon-based optoelectronic devices Delphine Marris-Morini Institut d Electronique Fondamentale, Université Paris Sud

Silicon photonics integration roadmap for applications in computing systems

rd IEEE International Semiconductor Laser Conference (ISLC 2012) San Diego, California, USA 7 10 October IEEE Catalog Number: ISBN:

Silicon Photonics for Mid-Board Optical Modules Marc Epitaux

MODELING AND EVALUATION OF CHIP-TO-CHIP SCALE SILICON PHOTONIC NETWORKS

FD-SOI FOR RF IC DESIGN. SITRI LETI Workshop Mercier Eric 08 september 2016

Robert G. Hunsperger. Integrated Optics. Theory and Technology. Sixth Edition. 4ü Spri rineer g<

ON THE WAY TO PHOTONIC INTERPOSERS, BUILDING BLOCKS FOR USR-OPTICAL COMMUNICATION. OPTICS Workshop DATE 2017 Yvain THONNART Mar.

Hybrid vertical-cavity laser integration on silicon

Hybrid Integration Technology of Silicon Optical Waveguide and Electronic Circuit

Integration of Photonics Technology for Communication Systems

64 Channel Flip-Chip Mounted Selectively Oxidized GaAs VCSEL Array

Impact of High-Speed Modulation on the Scalability of Silicon Photonic Interconnects

Silicon Photonics: A Platform for Integration, Wafer Level Assembly and Packaging

IST IP NOBEL "Next generation Optical network for Broadband European Leadership"

D10.08 Project publishable summary PROJECT PUBLISHABLE SUMMARY D10.08

SAMPLE SLIDES & COURSE OUTLINE. Core Competency In Semiconductor Technology: 2. FABRICATION. Dr. Theodore (Ted) Dellin

Thermal treatment method for tuning the lasing wavelength of a DFB fiber laser using coil heaters

Overview of technology for RF and Digital Optical Communications

The Past, Present, and Future of Silicon Photonics

. I. Fig. 1: Communication scheme

Silicon Photonics Opportunity, applications & Recent Results

Microphotonics Readiness for Commercial CMOS Manufacturing. Marco Romagnoli

Fabricating 2.5D, 3D, 5.5D Devices

Photonics and Optical Communication Spring 2005

nd IEEE International Semiconductor Laser Conference (ISLC 2010) Kyoto, Japan September IEEE Catalog Number: ISBN:

Dries Van Thourhout IPRM 08, Paris

Laser Systems and Applications

Long-wavelength VCSELs ready to benefit 40/100-GbE modules


Scalable Electro-optical Assembly Techniques for Silicon Photonics

Advanced PDK and Technologies accessible through ASCENT

Lecture 4 INTEGRATED PHOTONICS

ECEN689: Special Topics in Optical Interconnects Circuits and Systems Spring 2016

3D Integration developments & manufacturing CEA-LETI. D. Henry CEA-Leti-Minatec

Introduction of 25 Gb/s VCSELs

Merging parallel optics packaging and surface mount technologies

High Speed Detectors. Andreas Umbach ECOC 2009, Workshop 7 Monolithic and Hybrid Photonic Integrated Transceivers for Advanced Modulation Formats

A tunable Si CMOS photonic multiplexer/de-multiplexer

TDM Photonic Network using Deposited Materials

Silicon Carrier-Depletion-Based Mach-Zehnder and Ring Modulators with Different Doping Patterns for Telecommunication and Optical Interconnect

Transcription:

VERSATILE SILICON PHOTONIC PLATFORM FOR DATACOM AND COMPUTERCOM APPLICATIONS B Szelag CEA-Leti

OUTLINE Silicon photonic : 200mm CMOS core technology towards 300mm Emergent needs vs core process Technological add-on #1 : 3D packaging Technological add-on #2 : Silicon Nitride circuits Technological add-on #3 : Hybrid III-V on silicon laser 2

WHAT IS SILICON PHOTONIC? o Silicon photonic aims at integrating in the silicon microelectronic CMOS technology circuits and modules initially based on other technologies (InP, InGaAs, LNbO3, SiO2, ) o Making photonic integrated circuits on Silicon using CMOS process technology in a CMOS fab. o Merging photonics and CMOS. o Expected benefits: o Higher integration level o Low cost, high volume facilities o Access to mature packaging and EDA tools o WDM and scaling to >1 Tb/s o Solving electrical interconnect limits in Data centers, Supercomputers and ICs with higher capacity, lower cost optical interconnects 3

BUILDING BLOCKS FOR OPTICAL DATA TRANSMISSION 4

SILICON PHOTONIC CORE TECHNOLOGY DESCRIPTION 310nm SOI 193nm DUV lithography Multilevel silicon patterning Selective Germanium epitaxy Silicide Metal heater Planarized BEOL 2 AlCu routing levels UBM for Cu pillar assembly 5

SILICON PHOTONIC CORE TECHNOLOGY DESCRIPTION o Modulator junction formation & activation CMOS-based process with photonic dedicated optimizations o Define all the photonic devices o Various waveguide architectures o Photodetector patterning o Germanium selective epitaxy o Photodetector contact formation o Si Modulator contact silicidation CMOS standard process o Metal interconnection o Metal heater definition for l tuning 6

O-BAND DEVICE LIBRARY - EXAMPLE 7

EMERGENT NEEDS VS CORE PROCESS Co-integration with complex «host chips» FPGA or switches with optical IOs Manycore computers architectures Silicon Photonics address circuits of increasing complexity Hundreds of optical functions on a chip Ease routing using multilayer photonics Requires dedicated PDK in EDA tools Broadband coupling required for WDM modules Thermal constraints Laser source integration Several competing technologies Direct bonding approach : require CMOS compatibility 8

ADD-ON #1 : 3D PACKAGING High data rate silicon photonics based module must be considered as an RF module with an E/O or O/E convertor: RF packaging solutions are needed Si photonic platform must integrate Microbumps/Micropillars and/or TSV MicroBump/Micropillars High Datarate Modules o 50 µm pitch o Copper pillar with eutectic solder o C2W or C2C assembly o Low parasitics Reflective Tx for FTTH (EU FABULOUS project) Low power 25Gbps photoreceiver EIC 0.8 x 1.3 mm² 4 25Gbps receiver module QAM16 transmission on a single fiber Dedicated MZM segmented CMOS driver Straullu et al., ECOC PDP, 2016 Menezo et al., JLT, 34,10,2016 50µm pitch microbump 170 fj/bit -15 dbm sensitivity TIA design : Caltech Saaedi et al.. J. Lightwave Tech., 2015 WDM and SDM versions < -12dBm sensitivity at 10-9 BER EIC with 4pJ/bit consumption TIA design : ST microelectronics Bernabé et al., OIC 2016, Paper MB3 Castany et al., ESTC 2016 9

ADD-ON #1 : 3D PACKAGING High data rate silicon photonics based module must be considered as an RF module with an E/O or O/E convertor: RF packaging solutions are needed Si photonic platform must integrate Microbumps/Micropillars and/or TSV Through Silicon Vias Abs(S12) TSV System-in-package WB TSV last on SOI wafer TSV vs WB on Transmission performances S. Bernabé, K. Rida, S. Menezo, IEEE Trans. Comp. Mfg and Pkg, 2016 L. Fourneaud, Internal report 10

ADD-ON #2: SILICON-NITRIDE AS A PHOTONIC LAYER SiN Si SiO2 Si bulk n=1.88 n=3.5 Why Silicon nitride: Low refractive index (n SiN = 1.88) less sensitive to roughness and fabrication imperfections lower propagation losses Low thermo-optic coefficient ( ~2x10-5 K -1 ) Temperature quasi-insensitive devices for data center environment Objective: CWDM transceiver in the O-band (1260-1340nm) CWDM: Coarse Wavelength Division Multiplexing. 4 channels (= 4λ) with 20nm spacing. No temperature control of the lasers. Si-SiN platform: Active properties of Si and passive properties of SiN Si Si-SiN transition and waveguide Temperature insensitive SiN multiplexer Q. Wilmart el al., in Proc. of SPIE Phot. West 2018 SiN Broadband Si-SiN fiber grating coupler 11

SOI 300nm BOX 2µm SI-SIN FABRICATION & PERFORMANCE 1 st encapsulation Planarization CMP stop on HM (nm) Oxide deposition 200nm SiN deposition (600nm PECVD 300 C) + patterning (DUV 248nm) Final encapsulation 600nm Low temperature deposition of SiN Si doping compatibility SiN waveguide propagation loss : 0.8 db/cm (in Si 1.5 db/cm) SiN thermo-optic coeff. : 1.7x10-5 K -1 (in Si 2x10-4 K -1 ) 300nm 200nm Q. Wilmart el al., in Proc. of SPIE Phot. West 2018 12

MULTIPLE PHOTONIC LAYER INTEGRATION Si-SiN transitions for 3D photonic 0.09 db/transition 150µm side view (BPM simu) Low thermal sensitive SiN Mux/DeMux High-efficiency & wide bandwidth Si-SiNx grating coupler C. Sciancalepore et al., SSDM 2017 Q. Wilmart el al., in Proc. of SPIE Phot. West 2018 13

ADD-ON #3: III-V INTEGRATION ON SI-PHOTONIC CHIP o Growth of the III-V wafers (2, 3, 4 ) III-V bonding on processed SOI & InP substrate removal o Processing of SOI wafers 8 or 12 (modulators, detectors, passive devices, etc.) o III-V material patterning, o Metallization of lasers, modulators and detectors CMOS fab compatible processes needed to avoid wafer downsizing and maximize the functional SOI wafer surface. 14

HETEROGENEOUS III-V INTEGRATION Components Laser Electro-absorption modulator Semiconductor optical amplifier To use the advantage of each material properties: Optical gain is provided by the III-V (InP/InGaAsP QWs or AlGaInAs) The high resolution laser cavity as well as the PIC is fabricated in a 200/300mm Silicon platform (CMOS planar technology) III-V wafer bonding To localize III-V by die-to-wafer bonding Highly flexible approach (multiple laser-l in the O+C+L bands / PD / EAM) Equivalent to multiple localized epitaxies Die bonding 15

INTEGRATED HYBRID III-V/SI LASER PAST RESULTS Hybrid DBR @ 1,55µm Hybrid DFB @ 1,31µm 25Gb/s laser + MZM transmitter Fiber coupled optical power (mw) J(kA/cm²) 0,0 0,8 1,7 2,5 3,3 4,2 5,0 5,8 6,7 7,5 8,3 5,5 19,25 5,0 10 C 20 C 17,50 4,5 30 C 15,75 4,0 40 C 14,00 3,5 50 C 12,25 3,0 60 C 10,50 65 C 2,5 8,75 2,0 1,5 1,0 0,5 0,0 0 20 40 60 80 100 120 140 160 180 200 Current (ma) 7,00 5,25 3,50 1,75 Si-waveguide power (mw) 0,00 A. CW operation (>60 C) I th : 17-60mA (0.8-2.5 ka.cm -2 ) for T: 10 to 60 C Rs= 7.5 W Lasing turn-on voltage : 1.0 V P -Si-waveguide > 14 mw (20 C) P -fiber > 4 mw (20 C) SMSR > 40 db A.Descos et al., ECOC 2013 CW operation (>55 C) Ith: 30-50mA Rs= 15 W Lasing turn-on voltage : 1.2 V P-Si-waveguide > 20 mw (20 C) P-fiber > 3 mw (20 C) SMSR > 40 db H. Duprez et al., Opt. Express 23(7), 8489 (2015) T. Ferrotti et al., SSDM, (2016) Co-integration hybrid IIIV/Silicon DBR laser + silicon Mach-Zehnder modulator. 25Gb/s transmission at 1.3µm up to 10km. 16

III-V INTEGRATION ON SI: TOWARD LSI CMOS COMPATIBLE PROCESS 1. Process & Materials Patterning Contact on III-V Multi level BEOL III-V Die Bonding 2. Laser Topography III-V stack thickness=4µm vs. PMD thickness=1µm 3. SOI Substrate SOI for laser: 500nm vs. SOI platform: 310nm 4. Laser integration impact on other devices 17

LARGE SCALE INTEGRATION CMOS FRIENDLY PROCESS Multilevel planar BEOL Ohmic contacts on III-V materials III-V patterning Collective III-V die bonding B. Szelag et al., IEDM 2017 Localized silicon thickning 18

Ohmic contacts on III-V materials LARGE SCALE INTEGRATION CMOS FRIENDLY PROCESS Multilevel planar BEOL III-V patterning Silicon localized thickning 19

FIRST DEMO ON 200MM SOI WAFER OPTICAL CHARACTERIZATION o Only 1 metal layer for this design o Ni-based N & P contacts Ith: 55-65mA Rs= 10 W Max P-Si-waveguide > 3 mw Max P-fiber 1 mw SMSR > 40 db (best 50dB) @room temperature 20

COLLECTIVE DIE BONDING WITH SILICON HOLDERS +Efficient cleaning +Very high transfer rate >95% +Bonding Yield~100% +CAD2MASK Holder mask generation during PIC design - Additional cost for holder fabrication 21

COLLECTIVE DIE BONDING WITH SI HOLDER - EXAMPLE After die Bonding After InP grinding Acoustic characterization P01 P02 P03 P04 o Transferred die: 99 % 99% 99% 70% o Transferred die without defects: 75 % 73% 73% 52% o Transferred die & bonded on more than 99% of their surface: 87 % 84% 88% 62% o Transferred die & bonded on more than 95% of their surface : 91 % 85% 90% 64% 22

BACKSIDE INTEGRATION (BSI) CONCEPT Problems: 1. III-V based device integration with not change on the baseline photonic platform (BEOL) 2. III-V based device integration compatible with a co-integration of SiN devices Solution: III-V post processing on the backside of the full silicon photonic platform 23

HYBRID LASER BSI DEMONSTRATION o Integration scheme compatible with any photonic platform o No impact on the Silicon photonic platform o Modular integration o Si photonic platform and laser integration can be done in 2 different fabs o Only way to have 3D photonic (SiN or Si level on top of SOI) and laser on the same die o EIC and Laser @ opposite sides of the PIC o Demo: Passive + BSI DBR laser done with 100mm process (J. Durel et Al, IEDM 2016) 24

CONCLUSION Silicon Photonics CORE process 3D Photonics (SiN/Si, Si/Si) III-V on Silicon (FSI or BSI) 3D packaging 200mm III-V CMOS compatible process Large scale die to wafer bonding 25

Acknowledgements to : IRT Photonics & H2020 COSMICC Thank you Leti, technology research institute Commissariat à l énergie atomique et aux énergies alternatives Minatec Campus 17 rue des Martyrs 38054 Grenoble Cedex France www.leti-cea.com