We are IntechOpen, the world s leading publisher of Open Access books Built by scientists, for scientists. International authors and editors

Similar documents
Charge-Based Continuous Equations for the Transconductance and Output Conductance of Graded-Channel SOI MOSFET s

MOSFET short channel effects

IMPROVED CURRENT MIRROR OUTPUT PERFORMANCE BY USING GRADED-CHANNEL SOI NMOSFETS

Lecture-45. MOS Field-Effect-Transistors Threshold voltage

NAME: Last First Signature

Influence of Fin Shape and Temperature on Conventional and Strained MuGFETs Analog Parameters

Lecture 4. MOS transistor theory

3-D Modelling of the Novel Nanoscale Screen-Grid Field Effect Transistor (SGFET)

CHAPTER 3 TWO DIMENSIONAL ANALYTICAL MODELING FOR THRESHOLD VOLTAGE

Department of Electrical Engineering IIT Madras

Semiconductor TCAD Tools

Effect of Channel Doping Concentration on the Impact ionization of n- Channel Fully Depleted SOI MOSFET

Reliability of deep submicron MOSFETs

EFFECT OF STRUCTURAL AND DOPING PARAMETER VARIATIONS ON NQS DELAY, INTRINSIC GAIN AND NF IN JUNCTIONLESS FETS

8. Characteristics of Field Effect Transistor (MOSFET)

Solid State Devices- Part- II. Module- IV

Performance Evaluation of MISISFET- TCAD Simulation

Sub-Threshold Region Behavior of Long Channel MOSFET

Session 10: Solid State Physics MOSFET

Why Scaling? CPU speed Chip size R, C CPU can increase speed by reducing occupying area.

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

INTRODUCTION: Basic operating principle of a MOSFET:

INTERNATIONAL JOURNAL OF APPLIED ENGINEERING RESEARCH, DINDIGUL Volume 1, No 3, 2010

Davinci. Semiconductor Device Simulaion in 3D SYSTEMS PRODUCTS LOGICAL PRODUCTS PHYSICAL IMPLEMENTATION SIMULATION AND ANALYSIS LIBRARIES TCAD

MOS TRANSISTOR THEORY

Digital Electronics. By: FARHAD FARADJI, Ph.D. Assistant Professor, Electrical and Computer Engineering, K. N. Toosi University of Technology

Channel Engineering for Submicron N-Channel MOSFET Based on TCAD Simulation

Depletion-mode operation ( 공핍형 ): Using an input gate voltage to effectively decrease the channel size of an FET

Lecture #29. Moore s Law

The Influence of Back Gate Bias on the OCTO SOI MOSFET s Response to X-ray Radiation

Open Access. C.H. Ho 1, F.T. Chien 2, C.N. Liao 1 and Y.T. Tsai*,1

FET. Field Effect Transistors ELEKTRONIKA KONTROL. Eka Maulana, ST, MT, M.Eng. Universitas Brawijaya. p + S n n-channel. Gate. Basic structure.

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

ECE 340 Lecture 37 : Metal- Insulator-Semiconductor FET Class Outline:

EE105 Fall 2015 Microelectronic Devices and Circuits: MOSFET Prof. Ming C. Wu 511 Sutardja Dai Hall (SDH)

EFFECT OF THRESHOLD VOLTAGE AND CHANNEL LENGTH ON DRAIN CURRENT OF SILICON N-MOSFET

EE301 Electronics I , Fall

6.012 Microelectronic Devices and Circuits

UNIT-1 Bipolar Junction Transistors. Text Book:, Microelectronic Circuits 6 ed., by Sedra and Smith, Oxford Press

MOSFET & IC Basics - GATE Problems (Part - I)

3084 IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 60, NO. 4, AUGUST 2013

Origin of the Low-Frequency Noise in the Asymmetric Self-Cascode Structure Composed by Fully Depleted SOI nmosfets

Experiment 3. 3 MOSFET Drain Current Modeling. 3.1 Summary. 3.2 Theory. ELEC 3908 Experiment 3 Student#:

4.1 Device Structure and Physical Operation

DESIGN OF 20 nm FinFET STRUCTURE WITH ROUND FIN CORNERS USING SIDE SURFACE SLOPE VARIATION

UNIT 3: FIELD EFFECT TRANSISTORS

6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

MOSFET Parasitic Elements

Semiconductor Physics and Devices

45nm Bulk CMOS Within-Die Variations. Courtesy of C. Spanos (UC Berkeley) Lecture 11. Process-induced Variability I: Random

PERFORMANCE EVALUATION OF FD-SOI MOSFETS FOR DIFFERENT METAL GATE WORK FUNCTION

Fundamentals of Power Semiconductor Devices

Submitted to Electronics Letters, 1 May 1991 CALCULATION OF LATERAL DISTRIBUTION OF INTERFACE TRAPS ALONG AN MIS CHANNEL

ECE 440 Lecture 39 : MOSFET-II

improving further the mobility, and therefore the channel conductivity. The positive pattern definition proposed by Hirayama [6] was much improved in

Design of Gate-All-Around Tunnel FET for RF Performance

SCALING AND NUMERICAL SIMULATION ANALYSIS OF 50nm MOSFET INCORPORATING DIELECTRIC POCKET (DP-MOSFET)

Strain Engineering for Future CMOS Technologies

I E I C since I B is very small

FUNDAMENTALS OF MODERN VLSI DEVICES

Journal of Electron Devices, Vol. 20, 2014, pp

problem grade total

Performance Modeling, Parameter Extraction Technique and Statistical Modeling of Nano-scale MOSFET for VLSI Circuit Simulation

FACULTY OF ENGINEERING LAB SHEET ENT 3036 SEMICONDUCTOR DEVICES TRIMESTER

Research Article Responsivity Enhanced NMOSFET Photodetector Fabricated by Standard CMOS Technology

ANALYTICAL MODELING AND CHARACTERIZATION OF CYLINDRICAL GATE ALL AROUND MOSFET

Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD Tools

A new Hetero-material Stepped Gate (HSG) SOI LDMOS for RF Power Amplifier Applications

Review Energy Bands Carrier Density & Mobility Carrier Transport Generation and Recombination

International Journal of Scientific & Engineering Research, Volume 6, Issue 2, February-2015 ISSN

Unit III FET and its Applications. 2 Marks Questions and Answers

Substrate Bias Effects on Drain Induced Barrier Lowering (DIBL) in Short Channel NMOS FETs

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method

FIELD EFFECT TRANSISTOR (FET) 1. JUNCTION FIELD EFFECT TRANSISTOR (JFET)

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

Electrical Characterization of a Second-gate in a Silicon-on-Insulator Transistor

Reg. No. : Question Paper Code : B.E./B.Tech. DEGREE EXAMINATION, NOVEMBER/DECEMBER Second Semester

Contents. Contents... v. Preface... xiii. Chapter 1 Introduction...1. Chapter 2 Significant Physical Effects In Modern MOSFETs...

Drive performance of an asymmetric MOSFET structure: the peak device

UNIT-1 Fundamentals of Low Power VLSI Design

Electronic CAD Practical work. Week 1: Introduction to transistor models. curve tracing of NMOS transfer characteristics

Fabrication and Characterization of Pseudo-MOSFETs

Gate-Length and Drain-Bias Dependence of Band-To-Band Tunneling (BTB) Induced Drain Leakage in Irradiated Fully Depleted SOI Devices

Week 9a OUTLINE. MOSFET I D vs. V GS characteristic Circuit models for the MOSFET. Reading. resistive switch model small-signal model

Design cycle for MEMS

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

CONTENTS. 2.2 Schrodinger's Wave Equation 31. PART I Semiconductor Material Properties. 2.3 Applications of Schrodinger's Wave Equation 34

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

55:041 Electronic Circuits

Three Terminal Devices

MOSFET Terminals. The voltage applied to the GATE terminal determines whether current can flow between the SOURCE & DRAIN terminals.

A Novel Approach for Velocity Saturation Calculations of 90nm N-channel MOSFET

Characterization of Variable Gate Oxide Thickness MOSFET with Non-Uniform Oxide Thicknesses for Sub-Threshold Leakage Current Reduction

High performance Hetero Gate Schottky Barrier MOSFET

Performance Analysis of Vertical Slit Field Effect Transistor

Design & Performance Analysis of DG-MOSFET for Reduction of Short Channel Effect over Bulk MOSFET at 20nm

Transcription:

We are IntechOpen, the world s leading publisher of Open Access books Built by scientists, for scientists 4,000 116,000 120M Open access books available International authors and editors Downloads Our authors are among the 154 Countries delivered to TOP 1% most cited scientists 12.2% Contributors from top 500 universities Selection of our books indexed in the Book Citation Index in Web of Science Core Collection (BKCI) Interested in publishing with us? Contact book.department@intechopen.com Numbers displayed above are based on latest data collected. For more information visit www.intechopen.com

Chapter 13 Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics Salvador Pinillos Gimenez and Marcello Bellodi Additional information is available at the end of the chapter http://dx.doi.org/10.5772/48334 1. Introduction The survival of the integrated circuits(ics) industries is directly linked to its ability to innovate in terms of the developing new semiconductor devices (planar and threedimensional) and new manufacturing process technologies (Silicon-On-Insulator, etc), in theircapability to reduce the dimensions of semiconductor devices focusing on the increasing of integration capability of the devices into a single integrated circuit (IC) and in their efficiency to develop new digital and analog ICs applications to attend the market in different forms of consumption. In this context, the numerical simulators represent a very important role for the ICs industries and very high investments have been done in this area of the process and device simulation tools (Technology Computer-Aided Design, TCAD) in order to use the computer simulations to develop and optimize semiconductor processing technologies and devices [1-2]. Significant costs reductions can be achieved through the use of numerical simulators for developing new semiconductor manufacturing technologies and devices that are associated with ICs industries. Thinking on developing new devices, the numerical simulations are able to supply a lot of information about the devices in terms of theirs electrical characteristics curves (drain current as a function of gate voltage for the MOSFETs, etc) and mainly in terms of the internal electrical and physical behaviors of the semiconductor devices (current density, electric field density, potential distribution along of the device structure, mobile carriers density along of the channel width and length of a MOSFET, etc) previously to the physical implementation, which is impossible to be obtained, visualized and understood with only the electrical characterization of the physical devices [1-2]. The involved costs with numerical simulations are associated mainly with human resources and infra-structure (hardware and software) while that, if new devices developing were 2012 Gimenez and Bellodi, licensee InTech. This is an open access chapter distributed under the terms of the Creative Commons Attribution License (http://creativecommons.org/licenses/by/3.0), which permits unrestricted use, distribution, and reproduction in any medium, provided the original work is properly cited.

276 Numerical Simulation From Theory to Industry associated only with the manufacturing process use, would involve very high production costs, very high lead time and many uncertainties about the efficiency of the proposed devices [1-2]. Currently there is two-pronged research in the world focusing on developing new semiconductor devices [3]. The first one is based on designing of the new tridimensional (3D) devices, such as the multi-gates MOSFETs (FinFETs, Three-gates, Four-gates, Surrounding-gate) that involve high cost and investments related to the new techniques of ICs manufacturing process andnew materials. The other tries to explore the many real improvement opportunities of the current planar ICs manufacture technology. One of them, it is to use the drain/source and channel region interface engineering (D/SCRIE) approach [4-6], where it can implement new and innovative layout styles with non-conventional geometries, focusing on enhancing the device performance and consequently the performance of analog and digital ICs applications [4-7]. An example is very promising of this layout approach is the Diamond MOSFET that it was carefully and specially designed to improve the longitudinal (parallel) electric field ( // ) in order to increase the mobile carriers drift velocity in the channel region ( // ) and consequently the drain current (IDS), transconductance (gm) and to reduce the on-state drain/source series resistance (RDS_on) by a simple changing of the gate geometry from the conventional (rectangular) to hexagonal, as illustrated in Figure 1, showing an example of a SOI nmosfet3d structure [4-7]. Figure 1. Example of a SOI nmosfet 3D structure.

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 277 In Figure 1, the shorter and longer channel dimensions are represented by b and B, respectively, W is the channel width and Leff is the effective channel length, α angle is the angle of the drain/channel and the channel/source interfaces due to hexagonal gate geometry, tox, tsi and tboxare gate oxide, silicon film and buried oxide thickness, respectively. Figure 2 presents the Diamond SOI nmosfet layout style, where the longitudinal corner effect (LCE) acting in the point P in the channel is shown and the resultant longitudinal electric field ( // ) is given by the vector sum of the longitudinal electric field components ( //1 and //2 ). Last is higher than the one observed in the conventional SOI nmosfet counterpart. These longitudinal electric field components ( //1 and //2 ) are generated by the drain bias (VDS) and are perpendiculars to the metallurgical junctions of the drain/silicon film (channel region) [4-7]. The effective channel length (Leff) of the Diamond SOI nmosfet is given by the equation (1). L eff B b (1) 2 Drain / /1 Gate Source P // //1 //2 W //2 b B Figure 2. Example of a SOI nmosfet 3D layout showing the LCE acting in the point P. In this structure, the resultant longitudinal electric field ( // ) in the center of the gate region is higher than the one observed in the edges of the gate region, due to the higher interaction between the longitudinal electric field components ( //1 and //2 ) in the center of the device (LCE) [4-7] than the one found in the edges of the gate region, and therefore the drain current tends to flow more in the center of the gate region than in the edges of the gate region. Besides that, the Diamond structure can be electrically represented by the parallel association of the N transistors, where the channel width of each transistor of this parallel association is given by W/N and the channel length of these transistors varies from b to B. As a consequence of this last feature, the drain current tends to flow more by the edges than by the center of the gate region. This effect is defined here

278 Numerical Simulation From Theory to Industry by Variable Channel Lengths of Transistors Associated in Parallel Effect (VACLETAPE). So, in the Diamond structure occurs two effects at the same time, i.e., the LCE and the VACLETAPE generating a Diamond drain current higher than the one observed in the conventional (rectangular) SOI nmosfet counterpart, regarding the same gate area (AG) and bias conditions. 2. Devices used to perform the study So, in order to qualify and quantify the benefits of Diamond layout style to improve the transistor performance, it were implemented three pairs of SOI nmosfets, being three Diamond transistors with different α angles and other three conventional SOI nmosfets counterparts, regarding the same gate area (AG). Table I presents the devices dimensions used to implement these devices in the DevEdidt3D from (TCAD/Silvaco Inc) [8]. A similar TCAD to implement devices is the Sentaurus Structure Editor of the Synopsys, Inc [9]. Conventional SOI nmosfet Diamond SOI nmosfet # W (µm) L (µm) W/L # b (µm) B (µm) ( o ) CSM1 6.0 7.0 0.86 DSM1 1.0 13.0 53.1 CSM2 6.0 4.0 1.50 DSM2 1.0 7.0 90.0 CSM3 6.0 2.5 2.40 DSM3 1.0 4.0 126.9 Table 1. Devices Dimensions used to the study. The constructive characteristics of these devices are: gate-oxide (tox), silicon-film (tsi) and buried-oxide (tbox) thickness are 2 nm, 100 nm and 400 nm, respectively, and drain/source and channel doping concentrations are 5.5x10 17 cm -3 and 1x10 20 cm -3, respectively. 3. Three-dimensional simulations results The ATLAS (Device Simulation Software) [9] was used to perform the 3D numerical simulations of the Diamond and Conventional SOI nmosfets. The curves of IDS versus gate voltage (VGS) and IDS versus drain voltage (VDS) were obtained. Based on these curves, the main parameters of these devices were extracted and compared in order to verify the advantages and disadvantages of the Diamond layout style in relation to the conventional one counterpart. Basically, the ATLAS device simulator uses two files inputs: the first one is the text file that contains commands for the ATLAS. Usually, these commands are to include a file that define the devices structure (usually built by using DevEdit3D [8]), to define the dimensions, the terminals and the meshof the structure of the device. The second one is responsible to define the physic phenomenon models (mobility, band width, impact ionizations, etc), the solution methods and the bias commands of the terminals that must be taking in account in the simulation of the device [1].

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 279 Besides that, ATLAS generates three types of output files. The first one is the run-time output file that provides all the error and warning messages. The second one is the log files, which store allterminal voltages and currents of the device [direct current (DC), small signal alternate current (AC) and transient] generated the command SOLVE. This last file can be seen with the TonyPlot (visualization tool) to visualize the electrical behavior of the device. The last one is the solution files, and it is responsible to stores the two-dimensional and three-dimensionaldata of the solution variables within the device for a single bias point (electric field, potential, etc.). This last file can be visualized by the use of TonyPlot too [1]. The following models are used to perform the 3D numerical simulations of the devices: I. Lombardi s vertical and horizontal electric-field-dependent mobility model, which includes effects of low (surface acoustic phonon scattering, optical inter-valley scattering and surface roughness) and high (Thonber s drift velocity model to calculate the velocity saturation) electric field; II. The Aurora model takes into account mobility degradation due to the lattice temperature; III. The Fowler-Nordheim Tunneling (electron and holes) model considersthe tunneling of electrons from the semiconductor Fermi level into the insulator conduction band, when high electric field across the gate is applied; IV. The Lucky-Electron Hot Carrier Injection model, considers the electrons emissions into the oxide by first gaining enough energy from the electric field in the channel to surmount the insulator/semiconductor barrier [1]. Figure 3 presents the three-dimensional numerical (3D) simulations results of the DSMs and CSMs IDS as a function of VGS,for VDS equal to 10 mv (Triode Region). Figure 3. Curves of three-dimensional numerical simulations of the IDS as a function of VGS for VDS=10mV.

280 Numerical Simulation From Theory to Industry In Figure 3, IDS_ =127o, IDS_ =90o and IDS_ =53o are respectively the differences between the IDS of the DSMs with different angles (127 o, 90 o and 53 o ) and the respective CSMs counterparts. By analyzing the Figure 3, considering the same AG and bias conditions in the Triode Region, it can be observe that DSMs IDS with angles equals to 127 o, 90 o and 53 o are respectively 20.3 %, 37.2 % and 126.5 % (2.26 times) higher than those observed in the CSMs counterparts and these differences decreaseswhile the DSM angle increases, due the two effects existents in the Diamond SOI nmosfet (LCE and VACLETAPE). So, this innovative layout style can be used to increase the fun-out and fun-in capability of the logic gates. Figure 4 presents the three-dimensional numerical (3D) simulations results of the DSMs and CSMs gm as a function of gate voltage (VGS),for drain voltage (VDS) equal to 10 mv. Figure 4. Curves of three-dimensional numerical simulations of the gm as a function of VGS for VDS=10 mv (Triode Region). In Figure 4, gm_ =127o, gm_ =90o and gm_ =53o are respectively the differences between the gm of DSMs with different angles (127 o, 90 o and 53 o ) and the respective CSMs counterparts. Basing on Figure 4, we can see that, DSMs gm with angles equals to 127 o, 90 o and 53 o are respectively 20.5 %, 47.6 % and 122.9 % (around 2.23 times) higher than those verified in the CSM counterparts and these differences also decreaseswhile DSM angle increases, due the LCE and VACLETAPE,considering the same AG and bias conditions.so, this Diamond structures can be used to improve significantly the voltage gain (AV) and unit voltage gain frequency (ft) of the amplifiers used in analog ICs.

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 281 Figure 5 presents the three-dimensional numerical (3D) simulations results of DSM ( =53 o ) and CSM counterpart Log(IDS) as a function of gate voltage (VGS),for drain voltage (VDS) equal to 10 mv. Figure 5. Curves of three-dimensional numerical simulations of DSM (α=53 o ) and CSM Log(IDS) as a function of VGS for VDS=10 mv. Analyzing Figure 5, we can see that the subthreshold slopes (S) from of the both devices are practically similar around 60 mv/decade. Similar results are found to the others devices studied. Figure 6 presents IDS as a function of VDS with VGS equal to 0.4 V in the saturation region to DSM with angles equals to 127 o (Figure 6.a), 90 o (Figure 6.b) and 53 o (Figure 6.c) respectively. Analyzing Figure 6, it is possible toobserve that always the IDS in saturation region (IDSsat) of all DSMs with different angles are higher than those found in the CSMs counterpart, considering the same AG, geometric factor and bias conditions. Besides that, IDS of DSMs with angles equals to 127 o, 90 o and 53 o is higher 27%, 52% and 284% (1.84 times) than those observed in CSMs counterparts. This can be justified because of LCE and VACLETAPE effects present in the Diamond structure. Additionally, itcan see that DSMs Early voltages (VEA) are strongly degraded in relation to CSMs counterparts, due to the high resultant longitudinal electric field in the drain region of the Diamond structures, as for example, DSM ( =53 o ) VEA is approximately equal to 5V while CSM counterpart VEA is approximately equal to 36V (around seven times smaller) and therefore can limit the use of this device to the output stages of analog ICs.

282 Numerical Simulation From Theory to Industry (a) (b) Figure 6. Curves of three-dimensional numerical simulations of IDS as a function of VDS for VGS=0.4 V (saturation region) for DSMs with different α angles [127 o (Figure 6.a), 90 o (Figure 6.b) and 53 o (Figure 6.c)and CSMs counterparts. (c)

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 283 The on-state series resistance (RDS_on) can be extracted from the Figure 6 in the linear region of the triode region. So, notice that, DSMs with different angles RDS_on are always higher than those observed in CSMs counterparts, as for example, DSM ( =53 o ) RDS_on is around 82% (6 K ) smaller than the one found in CSM counterpart (110 K ) and therefore, by using DSM counterpart instead CSM, we can improve significantly the processing clock velocity of digital ICs. 4. Electrical and physical analysis In order to understand the electrical and physical behavior of the Diamond structure in relation the to conventional one counterpart, the longitudinal electrical field vectors picture was extracted of DSM ( =90 o ) and CSM counterpart structures, regarding VGS and VDS equals to 0.4 V and 1.2 V, respectively, in saturation region, as illustrated in Figure 7. (a) (b) Figure 7. Vectors of the resultant longitudinal electric field of the DSM ( =90 o ) (Figure 7.a) and CSM counterpart (Figure 7.b) channel regions for VGS and VDS equal to 0.4 V and 1.2 V, respectively (saturation region). With the use of TonyPlot3D (Silvaco Inc.) [1] and analyzing Figure 7, it is possible to see how is the behavior of DSM ( =90 o ) resultant longitudinal electric field ( / / ) along of the channel length. Notice that, DSM ( =90 o ) resultant longitudinal electrical field ( // ) in the channel region edges (1.5x10 6 V/cm) is smaller than the one found in the center of the channel from of the middle of the channel length (2.0x10 6 V/cm), due to the smaller interaction between the longitudinal electric field components ( //1 and //2 ) next to DSM edges regions. Besides that, it can beverify that DSM ( =90 o ) average resultant longitudinal electric field (1.9x10 6 V/cm) is higher than the one observed in CSM counterpart (1.2.10 4 V/cm), due to the presence of LCE and VACLETAPE in the Diamond structure.

284 Numerical Simulation From Theory to Industry Additionally, it is plotted a picture of the DSM ( =53 o ) total drain current density, considering VGS and VDS equals to 0.4 V and 1.2 V, respectively, in saturation region, as illustrated in Figure 8. Figure 8. Curves of the total drain current density of DSM ( =53 o ) (Figure 8.a) and CSM counterpart (Figure 8.b) channel regions for VGS and VDS equal to 0.4 V and 1.2 V, respectively (saturation region). Figure 8 shows that DSM ( =90 o ) total drain current density is higher in the center of the channel region than in the vertices (source/drain and channel regions interfaces) of the device, indicating that this layout style can be evolved to the octagonal gate geometric [10]. 5. SOI MOSFEts investigationat high temperatures Today, there are much electronic equipments that operate under high-temperature environment (from room temperature up to 300 o C) such as avionics, automotive, aircrafts, spacecrafts, ships, train, among other [11-13], where conventional (bulk) CMOS integrated circuits can operate satisfactorily at moderate temperatures (up to 150 o C), but when the temperature increases beyond this, the devices present failures arising the threshold voltage reduction and excessive drain leakage current increases [14-18]. Fortunately, thanks to the advantages of SOI CMOS technology, especially at high temperatures, their applications at high temperatures can be extended up to 300 o C, where its electrical performance is less impaired than the one found in the conventional MOSFETs [18-20]. In this context, the drain leakage current (IDLeak) of the Diamond SOI nmosfet (DSM) is analyzed from room temperature up to 300 o C by the three-dimensional numerical simulator ATLAS [1]. The DSM IDLeakresults are then compared tothe one found in the SOI MOSFETs (CSM) counterpart, taking into account the same die area, geometric factor and bias and temperature conditions.

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 285 6. Three-dimensional numerical simulations results at high temperatures To analyze DSM operating at high temperatures, from room temperature up to 300 o C, CSM and DSM with different angles are implemented by using DevEdit3D [8]. In order to investigate IDLeak behavior, it is necessary to extract the IDS as a function of VGS curves, at high temperatures. Once IDLeak is obtained in the subthreshold region. In this study, IDLeak is extracted considering VGS equal to -0.5V, as it can be seen in Figure 9, for different temperatures (27 o C, 100 o C, 200 o C and 300 o C) and for all devices under evaluation in this work. I DS (A) 1E-4 1E-5 1E-6 1E-7 1E-8 1E-9 1E-10 1E-11 1E-12 1E-13 1E-14 1E-15 1E-16 1E-17-0,4-0,2 0,0 0,2 0,4 0,6 0,8 1,0 1,2 Extraction of I DLeak V GS (V) DSM for =90 o 27 o C 100 o C 200 o C 300 o C V DS =100mV Figure 9. DSM ( =90 o ) Log(IDS) as a function of VGS with VDS equal to 100 mv, considering different temperatures. Figure 10 shows some results concerning IDLeakas a function of the temperature, considering DSM with different angles and the CSMs counterparts, operating at same bias and temperature conditions. 1E-10 1E-11 I DLeak (A) 1E-12 1E-13 1E-14 150 200 250 300 Temperature ( o C) DSM for CSM for L= 7 m DSM CSM for L= 2.5 m W= 6 m V DS = 10mV V GS = -0.5V Figure 10. DSM and CSM counterpart IDLeak as a function of the temperature.

286 Numerical Simulation From Theory to Industry From Figure 10, it is possible to observe that, as the temperature increases, IDLeak also increases, as expected [11]. Besides that, IDLeak is higher in DSM when compared to CSM devices, independently of the angle and the temperature. It happens since the longitudinal electric field is higher in DSM when compared to CSMs and consequently, its drain leakage current (IDLeak) is also larger. On the other hand, it worthwhile to describe that as reduces, IDLeak difference observed between both devices becomes higher. As for example, when is equal to 127 o, DSM IDLeak is 20% higher than the one observed in the CSM counterpart (L= 2.5µm) for VGS=-0.5 V, but providing an IDS also 20% more than rectangular gate transistor, for VGS=1.2V. These increasing proportions between IDLeak and drain currents are maintained for all equivalent devices, i.e., for = 53 o and 127 o. Figure 11 shows DSM IDLeak behavior as a function of the angle α. It is important to comment that this comparison is possible once IDLeak is normalized with the geometric factor (W/L), thus providing a more realistic comparison of IDLeak as α changes. Then, analyzing the results it is possible to observe that, for the same temperature, as α increase, IDLeak becomes smaller. Otherwise, for the same α, IDLeak also increases according to the temperature rises. 1E-8 1E-9 I DLeak /(W/L) [A] 1E-10 1E-11 1E-12 1E-13 V DS =0.1V V GS =-0.5V 100 o C 200 o C 300 o C 1E-14 50 60 70 80 90 100 110 120 130 (degrees) Figure 11. Diamond SOI nmosfet IDLeak behavior as a function of α, at high temperatures. Anyway, for both CSM and DSM, IDLeak increases when the temperature increases in the same proportion,mainly due to the thermal generation process [15], but in DSM IDLeak is higher because the longitudinal electric field along the DSM channel length is higher than the one present in its CSM counterpart. 7. Conclusions Comparative studies between Diamond SOI MOSFETs and Conventional ones counterparts by numerical simulations demonstrate that Diamond layout style can improve current drive, transconductance, on-state series resistance, frequency response (voltage gain and unit voltage gain frequency) when it is compared to the Conventional counterpart, considering the same gate area, geometry factor (aspect ratio) and bias conditions.

Using Numerical Simulations to Study and Design Semiconductors Devices in Micro and Nanoelectronics 287 By using Diamond layout style, instead rectangular gate geometry, the die area of analog integrated circuits can be significantly reduced since the drain current of the Diamond structure is higher than the one observed in the Conventional counterpart, considering the same gate area, geometry factor (aspect ratio) and bias conditions. Therefore, the Diamond layout style becomes an important device alternative to improve the performance of the transistors and consequently the performance of the analog and digital ICs. This temperature studyin the Diamond layout structure shows the drain leakage current behavior in the Diamond SOI MOSFETs, in comparison to the conventional one counterpart, regarding these devices operating since room temperature (27 o C) up to 300 o C. From this investigation it is observed that IDLeak in Diamond SOI MOSFETs is higher than the one observed in Conventional devices operating at same bias and temperatures conditions, because the longitudinal electric field along the Diamond channel length is higher than the one found in the conventional counterpart. On the other hand, the DSM drain current is increased in the same proportion of IDLeak, regarding to the same die area, geometric factor and bias and temperature conditions. So, these results show that also it is possible to analyze and investigate the behavior of devices at high temperatures, through three-dimensional numerical simulations, in order to predict its performance in harsh environments before submit them in such real operation conditions, and thus, even get additional information to improve the design/performance of the ICs in harsh temperature conditions. Therefore, Diamond layout style IDLeak (35 pa and 228 pa for equals to 127 o and 53 o, respectively) presents practically the same magnitude order than the one observed in the CSM counterpart (67 pa and 28 pa for equals to 127 o and 53 o, respectively) at 300 o C and therefore when it is used DSM instead of the conventional one, Diamond structure does not degrade the performance the battery time life of the portable electronics equipment operating in harsh (high temperature) environments. Author details Salvador Pinillos Gimenez and Marcello Bellodi Department of Electrical Engineering, Centro Universitário da FEI (FEI), São Bernardo do Campo, São Paulo, Brazil Acknowledgement The author would really acknowledge CNPq and FAPESP for the financial support. 8. References [1] Atlas User s Manual (2011) Device Simulation Software, Silvaco Inc. [2] Sentaurus Device User Guide (2009) Synopsys Inc., v. C-2009.06. [3] Colinge J-P (2008) FinFETs and Other MOSFET Multi-Gate Transistors, Springer.

288 Numerical Simulation From Theory to Industry [4] Gimenez S P, Bellodi M (2010) Diamond SOI MOSFET. PI0802745-5 A2, Publication Date: 03/23/2010, (RPI 2046). [5] Gimenez S P, Bellodi M (2009) Diamond SOI MOSFET: A New Drain and Source/Channel Interface Layout to Improve Drain Current. Int. EUROSOI2009, Goteborg, Sweden.1: 87-88. [6] Gimenez S P (2010) Diamond MOSFET: An innovative layout to improve performance of ICs. Int. solid-state electron. j. 54: 1690-1699. [7] Bellodi M, Gimenez S P (2009) Drain Leakage Current Evaluation in the Diamond SOI nmosfet at High Temperatures. Int. ecstransactions. 25: 243-253. [8] DeviEdit User s Manual (2011) Silvaco Inc. [9] Sentaurus Structure Editor User Guide (2008) Synopsys, Inc. [10] Gimenez S P (2009) OCTO layout style. PI0903005-0 A2, Publication Date: 10/05/2011 (RPI: 2105). [11] McDonnald J A (1996) Int. hte rep., III-Vs Review. 9: 57-59. [12] Grabinski W, Stricker A, Fichtner W (1998) A Versatile Setup for Semiconductor Testing up to 550ºC. Int. HITEC 1998. 1: 143. [13] Osman M A (1998) Investigation of high temperature effects on MOSFET transconductance (gm). Int. HITEC 1998. 1: 301. [14] Emam M, Tinoco J C, Vanhoennacker-Janvier D, Raskin J P (2008) High-temperature DC and RF behaviors of partially-depleted SOI MOSFET transistors. Int. solid-state Electron. j. 52: 1924-1932. [15] Colinge J-P (2004) Silicon-on-Insulator Technology: Materials to VLSI. 3 rd ed., Kluwer Acad. Pub., Massachusetts. [16] Flandre D, Francis P, Gentinne B, and Colinge J P (1993) Demonstration of the potential of accumulation-mode MOS transistors on SOI substrates for high-temperature operation (150-300C). In. ieee trans. electon. dev. 14: 10-14. [17] Francis P, Terao A, Gentinne B, Flandre D, Colinge J-P (1992) SO1 Tecnology for hightemperature applications. Int. iedm techn. Dig. 1:353-356. [18] Jeon Deok-Su, Burk D E (1991) A temperature-dependent SOI MOSFET model for hightemperature Application (27 o C-300 o C). Int. ieee transact. on elect. dev., j. 38: 2101-2111. [19] Kaamouch E, Delatte P, Moussa M Si, Raskin J-P, Vanhoenacker-Janvier D (2008) Temperature Behavior of Spiral Inductors on high resistive substrate in SOI CMOS technology. Int. solid-state Electron. J. 52: 1915-1923. [20] Eggermont J-P, Ceuster D De, Flandre D, Gentinne B, Jespers G A, Colinge J-P (1996) Design of SOI CMOS Operational Amplifiers for Applications up to 300 o C. Int. ieee journal of solid-state circ. j., 31,179-186.