DATASHEET ISL6614B. Features. Applications. Related Literature. Dual Advanced Synchronous Rectified Buck MOSFET Drivers with Pre-POR OVP

Similar documents
NOT RECOMMENDED FOR NEW DESIGNS

DATASHEET ISL6208. Features. Applications. Related Literature. Ordering Information. Pinout. High Voltage Synchronous Rectified Buck MOSFET Driver

NOT RECOMMENDED FOR NEW DESIGNS

DATASHEET ISL6612, ISL6613. Features. Applications. Related Literature. Advanced Synchronous Rectified Buck MOSFET Drivers with Protection Features

DATASHEET ISL6209. Features. Applications. Ordering Information. Related Literature. High Voltage Synchronous Rectified Buck MOSFET Driver

DATASHEET ISL6207. Features. Applications. Related Literature. Pinouts. High Voltage Synchronous Rectified Buck MOSFET Driver

DATASHEET ISL6700. Features. Ordering Information. Applications. Pinouts. 80V/1.25A Peak, Medium Frequency, Low Cost, Half-Bridge Driver

HIP6601B, HIP6603B, HIP6604B

DATASHEET. Features. Applications. Related Literature ISL6208C. High Voltage Synchronous Rectified Buck MOSFET Drivers. FN8395 Rev 1.

DATASHEET HIP6602B. Features. Ordering Information. Applications. Dual Channel Synchronous Rectified Buck MOSFET Driver. FN9076 Rev 6.

DATASHEET ISL6609, ISL6609A. Features. Applications. Related Literature. Synchronous Rectified MOSFET Driver. FN9221 Rev 2.

DATASHEET. Features. Applications. Related Literature ISL6208, ISL6208B. High Voltage Synchronous Rectified Buck MOSFET Drivers

DATASHEET. Features. Applications. Related Literature ISL6615A. High-Frequency 6A Sink Synchronous MOSFET Drivers with Protection Features

DATASHEET. Features. Applications. Related Literature ISL High Voltage Synchronous Rectified Buck MOSFET Driver. FN8689 Rev 2.

DATASHEET ISL6611A. Features. Applications. Related Literature. Phase Doubler with Integrated Drivers and Phase Shedding Function

ISL6610, ISL6610A. Features. Dual Synchronous Rectified MOSFET Drivers. Related Literature. Ordering Information. Applications

DATASHEET. Features. Applications. Related Literature ISL6625A. Synchronous Rectified Buck MOSFET Drivers. FN7978 Rev 0.

HIP V, 300mA Three Phase High Side Driver. Features. Applications. Ordering Information. Pinout. July 2004

Features TEMP. RANGE ( C)

DATASHEET ICL8069. Features. Pinouts. Ordering Information. Low Voltage Reference. FN3172 Rev.3.00 Page 1 of 6. Jan FN3172 Rev.3.00.

DATASHEET ISL9021A. Features. Pinouts. Applications. 250mA Single LDO with Low I Q, Low Noise and High PSRR LDO. FN6867 Rev 2.

RT9610A/B. High Voltage Synchronous Rectified Buck MOSFET Driver for Notebook Computer. General Description. Features.

DATASHEET HC5503T. Features. Applications. Ordering Information. Block Diagram. Balanced PBX/Key System SLIC, Subscriber Line Interface Circuit

DATASHEET. Features. Applications. Related Literature ISL V, Low Quiescent Current, 50mA Linear Regulator. FN7970 Rev 2.

RT9610C High Voltage Synchronous Rectified Buck MOSFET Driver for Notebook Computer General Description Features Drives Two N-MOSFETs

DATASHEET HA Features. Applications. Ordering Information. Pinouts. 250MHz Video Buffer. FN2924 Rev 8.00 Page 1 of 12.

DATASHEET HA Features. Applications. Ordering Information. 110MHz, High Slew Rate, High Output Current Buffer. FN2921 Rev 12.

DATASHEET EL8108. Features. Applications. Pinouts. Video Distribution Amplifier. FN7417 Rev 2.00 Page 1 of 14. January 29, FN7417 Rev 2.

DATASHEET CA3127. Features. Applications. Ordering Information. Pinout. High Frequency NPN Transistor Array. FN662 Rev.5.00 Page 1 of 9.

DATASHEET CA Applications. Pinout. Ordering Information. General Purpose NPN Transistor Array. FN483 Rev.6.00 Page 1 of 7.

SALLEN-KEY LOW PASS FILTER

Features V OUT = 12V IN TEMPERATURE ( C) FIGURE 3. QUIESCENT CURRENT vs LOAD CURRENT (ADJ VERSION AT UNITY GAIN) V IN = 14V

ISL6536A. Four Channel Supervisory IC. Features. Applications. Typical Application Schematic. Ordering Information. Data Sheet May 2004 FN9136.

DATASHEET EL7104. Features. Ordering Information. Applications. Pinout. High Speed, Single Channel, Power MOSFET Driver. FN7113 Rev 2.

High Voltage Synchronous Rectified Dual-Channel Buck MOSFET Driver for Notebook Computer. Features BOOT1 PHASE1 Q LG1 UGATE2 C15 BOOT2 PHASE2 Q LG2

PART NUMBER PACKAGE REEL PKG. DWG. # 4 EN SS

DATASHEET HIP2101. Features. Ordering Information. Applications. 100V/2A Peak, Low Cost, High Frequency Half Bridge Driver

DATASHEET HIP1020. Features. Applications. Ordering Information. Pinout. Single, Double or Triple-Output Hot Plug Controller

RT9610B High Voltage Synchronous Rectified Buck MOSFET Driver for Notebook Computer General Description Features Drives Two N-MOSFETs

DATASHEET. Features. Related Literature. Applications ISL9021A. 250mA Single LDO with Low I Q, Low Noise and High PSRR LDO

DATASHEET. Features. Applications ISL mA Dual LDO with Low Noise, High PSRR, and Low I Q. FN6832 Rev 1.00 Page 1 of 11.

DATASHEET HA-2520, HA-2522, HA Features. Applications. Ordering Information

DATASHEET CA3054. Features. Applications. Ordering Information. Pinout. Dual Independent Differential Amp for Low Power Applications from DC to 120MHz

DATASHEET ISL Features. Applications. Simplified Block Diagram. Pinout. Ordering Information. Pin Descriptions

Enpirion Power Datasheet EY V, Low Quiescent Current, 50mA Linear Regulator

Features. TEMP. RANGE ( C) PACKAGE PKG. DWG. # HIP4020IB (No longer available, recommended replacement: HIP4020IBZ)

DATASHEET HA4314B. Features. Ordering Information. Applications. Truth Table. 400MHz, 4x1 Video Crosspoint Switch. FN3679 Rev 12.

Nano Power, Push/Pull Output Comparator

HA MHz Video Buffer. Features. Applications. Ordering Information. Pinouts. Data Sheet February 6, 2006 FN2924.8

DATASHEET HFA1112. Features. Applications. Related Literature. Pin Descriptions. Ordering Information

RT9607/A Dual Channel Synchronous-Rectified Buck MOSFET Driver General Description Features Drives Four N-MOSFETs Adaptive Shoot-Through Protection

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8187 Rev 1.

RT9624B. Single Phase Synchronous Rectified Buck MOSFET Driver. Features. General Description. Applications. Simplified Application Circuit

DATASHEET ISL Features. Applications. Ordering Information. Pinout. 8MHz Rail-to-Rail Composite Video Driver. FN6104 Rev 5.

DATASHEET HA Features. Applications. Pinout. Part Number Information. 12MHz, High Input Impedance, Operational Amplifier

DATASHEET CD22M3494. Features. Applications. Block Diagram. 16 x 8 x 1 BiMOS-E Crosspoint Switch. FN2793 Rev 8.00 Page 1 of 10.

Features TEMP. RANGE ( C)

DATASHEET ISL6840, ISL6841, ISL6842, ISL6843, ISL6844, ISL6845. Features. Applications. Pinouts

DATASHEET. Features. Applications. Related Literature ISL6627. VR11.1, VR12 Compatible Synchronous Rectified Buck MOSFET Driver

RT9624A. Single Phase Synchronous Rectified Buck MOSFET Driver. General Description. Features. Applications. Simplified Application Circuit

RT9603. Synchronous-Rectified Buck MOSFET Drivers. General Description. Features. Applications. Ordering Information. Pin Configurations

ISL6412. Triple Output, Low-Noise LDO Regulator with Integrated Reset Circuit. Features. Ordering Information. Applications FN9067.

600kHz/1.2MHz PWM Step-Up Regulator

DATASHEET EL1848. Features. Ordering Information. Applications. Typical Connection. White LED Step-Up Regulator. FN7427 Rev 0.

DATASHEET HI-200, HI-201. Features. Applications. Ordering Information. Functional Diagram. Dual/Quad SPST, CMOS Analog Switches

DATASHEET ISL Features. Applications. Ordering Information. Typical Application Circuit. MMIC Silicon Bipolar Broadband Amplifier.

ISL Features. Multi-Channel Buffers Plus V COM Driver. Ordering Information. Applications. Pinout FN Data Sheet December 7, 2005

DATASHEET. Features. Applications. Related Literature ISL1550. Single Port, VDSL2 Differential Line Driver. FN6795 Rev 0.

DATASHEET ISL9105. Features. Applications. Ordering Information. Pinout. 600mA Low Quiescent Current 1.6MHz High Efficiency Synchronous Buck Regulator

DATASHEET ISL9005A. Features. Pinout. Applications. Ordering Information. LDO with Low ISUPPLY, High PSRR. FN6452 Rev 2.

DATASHEET X9511. Single Push Button Controlled Potentiometer (XDCP ) Linear, 32 Taps, Push Button Controlled, Terminal Voltage ±5V

DATASHEET X Features. Pinout. Ordering Information. Dual Digitally Controlled Potentiometers (XDCPs ) FN8186 Rev 1.

EUP V/12V Synchronous Buck PWM Controller DESCRIPTION FEATURES APPLICATIONS. Typical Application Circuit. 1

DATASHEET HFA3102. Features. Ordering Information. Applications. Pinout/Functional Diagram. Dual Long-Tailed Pair Transistor Array

MP2494 2A, 55V, 100kHz Step-Down Converter

DATASHEET EL7202, EL7212, EL7222. Features. Pinouts. Applications. High Speed, Dual Channel Power MOSFET Drivers. FN7282 Rev 2.

MP A, 36V, 700KHz Step-Down Converter with Programmable Output Current Limit

DATASHEET ISL9209B. Features. Applications. Ordering Information. Related Literature. Typical Application Circuit. Pinout

ISL6298. Li-ion/Li-Polymer Battery Charger. Features. Applications. Related Literature. Ordering Information. Pinouts. Data Sheet.

MP A, 27V Intelli-Phase TM Solution (Integrated HS/LS FETs and Driver) in a 5x5mm QFN

DATASHEET HA Features. Applications. Pinout. Ordering Information. Quad, 3.5MHz, Operational Amplifier. FN2922 Rev 5.00 Page 1 of 8.

TEMP. PKG. -IN 1 16 S/H CONTROL PART NUMBER RANGE

SR A, 30V, 420KHz Step-Down Converter DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION

EL5129, EL5329. Multi-Channel Buffers. Features. Applications. Ordering Information FN Data Sheet May 13, 2005

DATASHEET EL5462. Features. Pinout. Applications. Ordering Information. 500MHz Low Power Current Feedback Amplifier. FN7492 Rev 0.

Features. QUIESCENT CURRENT (µa)

RT A, 2MHz, Synchronous Step-Down Converter. General Description. Features. Applications. Ordering Information. Pin Configurations

Features. BAAA -40 to Ld TSOT Tape and Reel (Pb-Free) BAAA -40 to Ld TSOT Tape and Reel (Pb-Free)

MARKING RANGE ( C) PACKAGE DWG. # HA-2600 (METAL CAN)

DATASHEET ISL Features. Applications. Related Literature. Single Port, PLC Differential Line Driver

Data Sheet September 3, Features TEMP. RANGE ( C)

DATASHEET ISL Features. Applications Ordering Information. Pinouts. 5MHz, Single Precision Rail-to-Rail Input-Output (RRIO) Op Amp

DATASHEET ISL83204A. Features. Applications. Ordering Information. Pinout. 60V/2.5A Peak, High Frequency Full Bridge FET Driver

HA Features. 12MHz, High Input Impedance, Operational Amplifier. Applications. Pinout. Part Number Information. Data Sheet May 2003 FN2893.

ISL Ambient Light Photo Detect IC. Features. Applications. Pinout. Ordering Information. Data Sheet August 3, 2006 FN6117.3

DATASHEET ISL Features. Ordering Information. Pinout

DATASHEET CA3096, CA3096A, CA3096C. Description. Applications. CA3096, CA3096A, CA3096C Essential Differences. Part Number Information.

HI-200, HI-201. Dual/Quad SPST, CMOS Analog Switches. Features. Applications. Ordering Information. Functional Diagram FN3121.8

NOT RECOMMENDED FOR NEW DESIGNS

MP A Fixed Frequency White LED Driver

Transcription:

DATASHEET ISL6614B Dual Advanced Synchronous Rectified Buck MOSFET Drivers with Pre-POR OVP FN9206 Rev.3.00 The ISL6614B integrates two ISL6613B MOSFET drivers and is specifically designed to drive two Channel MOSFETs in a synchronous rectified buck converter topology. This driver combined with HIP63xx or ISL65xx Multi-Phase Buck PWM controllers and N-Channel MOSFETs forms complete core-voltage regulator solutions for advanced microprocessors. The ISL6614B features 7V rising threshold and drives both the upper and lower gates simultaneously over a range from 5V to 12V. This drive-voltage provides the flexibility necessary to optimize applications involving trade-offs between gate charge and conduction losses. This driver is optimized for POL DC/DC Converters for IBA Systems. An advanced adaptive zero shoot-through protection is integrated to prevent both the upper and lower MOSFETs from conducting simultaneously and to minimize the dead time. These products add an overvoltage protection feature operational before VCC exceeds its turn-on threshold, at which the PHASE node is connected to the gate of the low side MOSFET (LGATE). The output voltage of the converter is then limited by the threshold of the low side MOSFET, which provides some protection to the microprocessor if the upper MOSFET(s) is shorted during start-up. The ISL6614B also features a three-state PWM input which, working together with Intersil s multi-phase PWM controllers, prevents a negative transient on the output voltage when the output is shut down. This feature eliminates the Schottky diode that is used in some systems for protecting the load from reversed output voltage events. Features Pin-to-pin Compatible with HIP6602 SOIC Family Quad N-Channel MOSFET Drives for Two Synchronous Rectified Bridges Low VCC Rising Threshold (7V) for IBA Applications Advanced Adaptive Zero Shoot-Through Protection - Body Diode Detection - Auto-zero of r DS(ON) Conduction Offset Effect Adjustable Gate Voltage (5V to 12V) for Optimal Efficiency Internal Bootstrap Schottky Diode Bootstrap Capacitor Overcharging Prevention Supports High Switching Frequency (up to 1MHz) - 3A Sinking Current Capability - Fast Rise/Fall Times and Low Propagation Delays Three-State PWM Input for Output Stage Shutdown Three-State PWM Input Hysteresis for Applications With Power Sequencing Requirement Pre-POR Overvoltage Protection VCC Undervoltage Protection Expandable Bottom Copper Pad for Enhanced Heat Sinking QFN Package: - Compliant to JEDEC PUB95 MO-220 QFN - Quad Flat No Leads - Package Outline - Near Chip Scale Package Footprint, which Improves PCB Efficiency and has a Thinner Profile Pb-free Available (RoHS compliant) Applications Optimized for POL DC/DC Converters for IBA Systems Core Regulators for Intel and AMD Microprocessors High Current DC/DC Converters High Frequency and High Efficiency VRM and VRD Related Literature Technical Brief TB363 Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs) Technical Brief 400 and 417 for Power Train Design, Layout Guidelines, and Feedback Compensation Design FN9206 Rev.3.00 Page 1 of 11

Pinouts ISL6614BCB, ISL6614BCBZ, ISL6614BIB, ISL6614BIBZ (14 LD SOIC) TOP VIEW ISL6614BCR, ISL6614BCRZ, ISL6614BIR, ISL6614RBIRZ (16 LD QFN) TOP VIEW LGATE1 LGATE2 1 14 VCC 2 13 PHASE1 3 12 UGATE1 4 11 BOOT1 5 10 BOOT2 6 9 UGATE2 7 8 PHASE2 LGATE1 1 2 3 4 VCC PHASE1 16 15 14 13 12 11 10 9 UGATE1 BOOT1 BOOT2 UGATE2 5 6 7 8 NC LGATE2 PHASE2 NC Ordering Information PART NUMBER PART MARKING TEMP. RANGE ( C) PACKAGE PKG. DWG. # ISL6614BCB* 6614BCB 0 to +85 14 Ld SOIC M14.15 ISL6614BCBZ* (Note) 6614BCBZ 0 to +85 14 Ld SOIC (Pb-free) M14.15 ISL6614BCR* 66 14BCR 0 to +85 16 Ld 4x4 QFN L16.4x4 ISL6614BCRZ* (Note) 66 14BCRZ 0 to +85 16 Ld 4x4 QFN (Pb-free) L16.4x4 ISL6614BIB* 6614BIB -40 to +85 14 Ld SOIC M14.15 ISL6614BIBZ* (Note) 6614BIBZ -40 to +85 14 Ld SOIC (Pb-free) M14.15 ISL6614BIR* 66 14BIR -40 to +85 16 Ld 4x4 QFN L16.4x4 ISL6614BIRZ* (Note) 66 14BIRZ -40 to +85 16 Ld 4x4 QFN (Pb-free) L16.4x4 *Add -T suffix for tape and reel. Please refer to TB347 for details on reel specifications. NOTE: These Intersil Pb-free plastic packaged products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate PLUS ANNEAL - e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. FN9206 Rev.3.00 Page 2 of 11

Block Diagram BOOT1 VCC UGATE1 +5V 10k PRE-POR OVP FEATURES SHOOT- THROUGH PROTECTION PHASE1 CHANNEL 1 8k LGATE1 +5V CONTROL LOGIC BOOT2 10k UGATE2 8k SHOOT- THROUGH PROTECTION PHASE2 CHANNEL 2 LGATE2 PAD FOR ISL6614BCR, THE PAD ON THE BOTTOM SIDE OF THE QFN PACKAGE MUST BE SOLDERED TO THE CIRCUIT S GROUND. FN9206 Rev.3.00 Page 3 of 11

Typical Application - 4 Channel Converter Using ISL65xx and ISL6614B Gate Drivers 7V TO 12V BOOT1 +12V VCC UGATE1 PHASE1 +5V LGATE1 DUAL DRIVER ISL6614B 5V TO 12V FB COMP BOOT2 +12V VSEN VCC UGATE2 ISEN1 PGOOD PHASE2 EN VID MAIN ISEN2 CONTROL ISL65xx LGATE2 +V CORE ISEN3 FS/DIS PWM3 PWM4 7V TO 12V BOOT1 +12V ISEN4 UGATE1 VCC PHASE1 LGATE1 DUAL DRIVER ISL6614B 5V TO 12V BOOT2 +12V UGATE2 PHASE2 LGATE2 FN9206 Rev.3.00 Page 4 of 11

Absolute Maximum Ratings Supply Voltage (VCC).................................15V Supply Voltage ()......................... VCC + 0.3V BOOT Voltage (V BOOT- )............................36V Input Voltage (V PWM )...................... - 0.3V to 7V UGATE................... V PHASE - 0.3V DC to V BOOT + 0.3V V PHASE - 3.5V (<100ns Pulse Width, 2µJ) to V BOOT + 0.3V LGATE...................... - 0.3V DC to V + 0.3V - 5V (<100ns Pulse Width, 2µJ) to V + 0.3V PHASE............................ - 0.3V DC to 15V DC - 8V (<400ns, 20µJ) to 30V (<200ns, V BOOT- <36V) ESD Rating Human Body Model.................... Class I JEDEC STD Thermal Information Thermal Resistance (Typical)......... JA ( C/W) JC ( C/W) SOIC Package (Note 1)............ 90 N/A QFN Package (Notes 2, 3).......... 48 8.5 Maximum Junction Temperature (Plastic Package)....... +150 C Maximum Storage Temperature Range..........-65 C to +150 C Pb-free reflow profile..........................see link below http://www.intersil.com/pbfree/pb-freereflow.asp Recommended Operating Conditions Ambient Temperature Range...................-40 C to +85 C Maximum Operating Junction Temperature............. +125 C Supply Voltage, VCC........................... 7V to 13.2V Supply Voltage Range,................ 5V to 12V 10% CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. NOTES: 1. JA is measured with the component mounted on a high effective thermal conductivity test board in free air. 2. JA is measured in free air with the component mounted on a high effective thermal conductivity test board with direct attach features. See Tech Brief TB379. 3. For JC, the case temp location is the center of the exposed metal pad on the package underside. 4. Limits should be considered typical and are not production tested. Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS VCC SUPPLY CURRENT Bias Supply Current I VCC f PWM = 300kHz, V = 12V - 7.1 - ma Gate Drive Bias Current I f PWM = 300kHz, V = 12V - 9.7 - ma POWER-ON RESET AND ENABLE VCC Rising Threshold 0 C to +85 C 6.60 6.9 7.25 V VCC Rising Threshold -40 C to +85 C 5.60-7.25 V VCC Falling Threshold 0 C to +85 C 5.20 5.4 5.90 V VCC Falling Threshold -40 C to +85 C 4.20-5.90 V PWM INPUT (See TIMING DIAGRAM on page 7) Input Current I PWM V PWM = 5V - 500 - µa V PWM = 0V - -460 - µa PWM Rising Threshold V CC = 12V - 3.00 - V PWM Falling Threshold V CC = 12V - 2.00 - V Typical Three-State Shutdown Window V CC = 12V 1.80-2.40 V Three-State Lower Gate Falling Threshold V CC = 12V - 1.50 - V Three-State Lower Gate Rising Threshold V CC = 12V - 1.00 - V Three-State Upper Gate Rising Threshold V CC = 12V - 3.20 - V Three-State Upper Gate Falling Threshold V CC = 12V - 2.60 - V Shutdown Hold-off Time t TSSHD - 245 - ns UGATE Rise Time t RU V = 12V, 3nF Load, 10% to 90% - 26 - ns LGATE Rise Time t RL V = 12V, 3nF Load, 10% to 90% - 18 - ns UGATE Fall Time t FU V = 12V, 3nF Load, 90% to 10% - 18 - ns LGATE Fall Time t FL V = 12V, 3nF Load, 90% to 10% - 12 - ns UGATE Turn-On Propagation Delay (Note 4) t PDHU V = 12V, 3nF Load, Adaptive - 10 - ns LGATE Turn-On Propagation Delay (Note 4) t PDHL V = 12V, 3nF Load, Adaptive - 10 - ns UGATE Turn-Off Propagation Delay (Note 4) t PDLU V = 12V, 3nF Load - 10 - ns LGATE Turn-Off Propagation Delay (Note 4) t PDLL V = 12V, 3nF Load - 10 - ns LG/UG Three-State Propagation Delay (Note 4) t PDTS V = 12V, 3nF Load - 10 - ns FN9206 Rev.3.00 Page 5 of 11

Electrical Specifications Recommended Operating Conditions, Unless Otherwise Noted. (Continued) PARAMETER SYMBOL TEST CONDITIONS MIN TYP MAX UNITS OUTPUT (Note 4) Upper Drive Source Current I U_SOURCE V = 12V, 3nF Load - 1.25 - A Upper Drive Source Impedance R U_SOURCE 150mA Source Current 1.25 2.0 3.0 Upper Drive Sink Current I U_SINK V = 12V, 3nF Load - 2 - A Upper Drive DC Sink Impedance R U_SINK 150mA Source Current 0.9 1.65 3.0 Lower Drive Source Current I L_SOURCE V = 12V, 3nF Load - 2 - A Lower Drive Source Impedance R L_SOURCE 150mA Source Current 0.85 1.25 2.2 Lower Drive Sink Current I L_SINK V = 12V, 3nF Load - 3 - A Lower Drive Sink Impedance R L_SINK 150mA Sink Current 0.60 0.80 1.35 Functional Pin Description PACKAGE PIN NUMBER SOIC QFN PIN SYMBOL FUNCTION 1 15 The PWM signal is the control input for the Channel 1 driver. The PWM signal can enter three distinct states during operation, see Three-State PWM Input on page 7 for further details. Connect this pin to the PWM output of the controller. 2 16 The PWM signal is the control input for the Channel 2 driver. The PWM signal can enter three distinct states during operation, see Three-State PWM Input on page 7 for further details. Connect this pin to the PWM output of the controller. 3 1 Bias and reference ground. All signals are referenced to this node. 4 2 LGATE1 Lower gate drive output of Channel 1. Connect to gate of the low-side power N-Channel MOSFET. 5 3 This pin supplies power to both the lower and higher gate drives in ISL6614B. Its operating range is +5V to 12V. Place a high quality low ESR ceramic capacitor from this pin to. 6 4 It is the power ground return of both low gate drivers. - 5, 8 N/C No Connection. 7 6 LGATE2 Lower gate drive output of Channel 2. Connect to gate of the low-side power N-Channel MOSFET. 8 7 PHASE2 Connect this pin to the SOURCE of the upper MOSFET and the DRAIN of the lower MOSFET in Channel 2. This pin provides a return path for the upper gate drive. 9 9 UGATE2 Upper gate drive output of Channel 2. Connect to gate of high-side power N-Channel MOSFET. 10 10 BOOT2 Floating bootstrap supply pin for the upper gate drive of Channel 2. Connect the bootstrap capacitor between this pin and the PHASE2 pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. See Internal Bootstrap Device on page 8 for guidance in choosing the capacitor value. 11 11 BOOT1 Floating bootstrap supply pin for the upper gate drive of Channel 1. Connect the bootstrap capacitor between this pin and the PHASE1 pin. The bootstrap capacitor provides the charge to turn on the upper MOSFET. See Internal Bootstrap Device on page 8 for guidance in choosing the capacitor value. 12 12 UGATE1 Upper gate drive output of Channel 1. Connect to gate of high-side power N-Channel MOSFET. 13 13 PHASE1 Connect this pin to the SOURCE of the upper MOSFET and the DRAIN of the lower MOSFET in Channel 1. This pin provides a return path for the upper gate drive. 14 14 VCC Connect this pin to a +12V bias supply. It supplies power to internal analog circuits. Place a high quality low ESR ceramic capacitor from this pin to. - 17 PAD Connect this pad to the power ground plane () via thermally enhanced connection. FN9206 Rev.3.00 Page 6 of 11

Description PWM 1.5V<PWM<3.2V 1.0V<PWM<2.6V t PDHU t PDLU t TSSHD t PDTS t PDTS UGATE tru t FU LGATE t FL t RL t t PDLL TSSHD t PDHL FIGURE 1. TIMING DIAGRAM Operation Designed for versatility and speed, the ISL6614B MOSFET driver controls both high-side and low-side N-Channel FETs of two half-bridge power trains from two externally provided PWM signals. Prior to VCC exceeding its POR level, the Pre-POR overvoltage protection function is activated during initial startup; the upper gate (UGATE) is held low and the lower gate (LGATE), controlled by the Pre-POR overvoltage protection circuits, is connected to the PHASE. Once the VCC voltage surpasses the VCC Rising Threshold (See the Electrical Specifications table on page 5), the PWM signal takes control of gate transitions. A rising edge on PWM initiates the turn-off of the lower MOSFET (see TIMING DIAGRAM on page 7). After a short propagation delay [t PDLL ], the lower gate begins to fall. Typical fall times [t FL ] are provided in the Electrical Specifications table on page 5. Adaptive shoot-through circuitry monitors the PHASE voltage and determines the upper gate delay time [t PDHU ]. This prevents both the lower and upper MOSFETs from conducting simultaneously. Once this delay period is complete, the upper gate drive begins to rise [t RU ] and the upper MOSFET turns on. A falling transition on PWM results in the turn-off of the upper MOSFET and the turn-on of the lower MOSFET. A short propagation delay [t PDLU ] is encountered before the upper gate begins to fall [t FU ]. Again, the adaptive shoot-through circuitry determines the lower gate delay time, t PDHL. The PHASE voltage and the UGATE voltage are monitored, and the lower gate is allowed to rise after PHASE drops below a level or the voltage of UGATE to PHASE reaches a level depending upon the current direction (See the following section for details). The lower gate then rises [t RL ], turning on the lower MOSFET. Advanced Adaptive Zero Shoot-Through Deadtime Control (Patent Pending) These drivers incorporate a unique adaptive deadtime control technique to minimize deadtime, resulting in high efficiency from the reduced freewheeling time of the lower MOSFETs body-diode conduction, and to prevent the upper and lower MOSFETs from conducting simultaneously. This is accomplished by ensuring either rising gate turns on its MOSFET with minimum and sufficient delay after the other has turned off. During turn-off of the lower MOSFET, the PHASE voltage is monitored until it reaches a -0.2V/+0.8V trip point for a forward/reverse current, at which time the UGATE is released to rise. An auto-zero comparator is used to correct the r DS(ON) drop in the phase voltage preventing from false detection of the -0.2V phase level during r DS(ON) conduction period. In the case of zero current, the UGATE is released after 35ns delay of the LGATE dropping below 0.5V. During the phase detection, the disturbance of LGATE s falling transition on the PHASE node is blanked out to prevent falsely tripping. Once the PHASE is high, the advanced adaptive shoot-through circuitry monitors the PHASE and UGATE voltages during a PWM falling edge and the subsequent UGATE turn-off. If either the UGATE falls to less than 1.75V above the PHASE or the PHASE falls to less than +0.8V, the LGATE is released to turn-on. Three-State PWM Input A unique feature of these drivers and other Intersil drivers is the addition of a shutdown window to the PWM input. If the PWM signal enters and remains within the shutdown window for a set holdoff time, the driver outputs are disabled and both MOSFET gates are pulled and held low. The shutdown state is removed when the PWM signal moves outside the shutdown window. Otherwise, the PWM rising and falling thresholds outlined in the the Electrical Specifications table FN9206 Rev.3.00 Page 7 of 11

on page 5 determine when the lower and upper gates are enabled. This feature helps prevent a negative transient on the output voltage when the output is shut down, eliminating the Schottky diode that is used in some systems for protecting the load from reversed output voltage events. In addition, more than 400mV hysteresis also incorporates into the three-state shutdown window to eliminate PWM input oscillations due to the capacitive load seen by the PWM input through the body diode of the controller s PWM output when the power-up and/or power-down sequence of bias supplies of the driver and PWM controller are required. Power-On Reset (POR) Function During initial startup, the VCC voltage rise is monitored. Once the rising VCC voltage exceeds 6.9V (typically), operation of the driver is enabled and the PWM input signal takes control of the gate drives. If VCC drops below the falling threshold of 5.6V (typically), operation of the driver is disabled. Pre-POR Overvoltage Protection Prior to VCC exceeding its POR level, the upper gate is held low and the lower gate is controlled by the overvoltage protection circuits during initial startup. The PHASE is connected to the gate of the low side MOSFET (LGATE), which provides some protection to the microprocessor if the upper MOSFET(s) is shorted during initial start-up. For complete protection, the low side MOSFET should have a gate threshold well below the maximum voltage rating of the load/microprocessor. When VCC drops below its POR level, both gates pull low and the Pre-POR overvoltage protection circuits are not activated until VCC resets. Internal Bootstrap Device Both drivers feature an internal bootstrap schottky diode. Simply adding an external capacitor across the BOOT and PHASE pins completes the bootstrap circuit. The bootstrap function is also designed to prevent the bootstrap capacitor from overcharging due to the large negative swing at the trailing-edge of the PHASE node. This reduces voltage stress on the boot to phase pins. The bootstrap capacitor must have a maximum voltage rating above UVCC + 5V and its capacitance value can be chosen from Equation 1: Q GATE C BOOT_CAP ------------------------------------- V BOOT_CAP Q G1 Q GATE = ----------------------------------- N V Q1 GS1 (EQ. 1) where Q G1 is the amount of gate charge per upper MOSFET at V GS1 gate-source voltage and N Q1 is the number of control MOSFETs per channel. The V BOOT_CAP term is defined as the allowable droop in the rail of the upper gate drive. As an example, suppose two IRLR7821 FETs are chosen as the upper MOSFETs. The gate charge, Q G, from the data sheet is 10nC at 4.5V (V GS ) gate-source voltage. Then the Q GATE is calculated to be 53nC for = 12V. We will assume a 200mV droop in drive voltage over the PWM cycle. We find that a bootstrap capacitance of at least 0.267µF is required. C BOOT_CAP (µf) 1.6 1.4 1.2 1.0 0.8 0.6 Q GATE = 100nC 0.4 50nC 0.2 20nC 0.0 0.0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 0.8 0.9 1.0 V BOOT_CAP (V) FIGURE 2. BOOTSTRAP CAPACITANCE vs BOOT RIPPLE VOLTAGE Gate Drive Voltage Versatility The ISL6614B provides the user flexibility in choosing the gate drive voltage for efficiency optimization. The ISL6614B ties the upper and lower drive rails together. Simply applying a voltage from 5V up to 12V on sets both gate drive rail voltages simultaneously. Connecting a SOT-23 package type of dual Schottky diodes from the VCC to BOOT1 and BOOT2 can bypass the internal bootstrap devices of both upper gates so that the part can operate as a dual ISL6612B driver, which has a fixed VCC (7V to 12V typically) on the upper gate and a programmable lower gate drive voltage. Power Dissipation Package power dissipation is mainly a function of the switching frequency (f SW ), the output drive impedance, the external gate resistance, and the selected MOSFET s internal gate resistance and total gate charge. Calculating the power dissipation in the driver for a desired application is critical to ensure safe operation. Exceeding the maximum allowable power dissipation level will push the IC beyond the maximum recommended operating junction temperature of +125 C. The maximum allowable IC power dissipation for the SO14 package is approximately 1W at room temperature, while the power dissipation capacity in the FN9206 Rev.3.00 Page 8 of 11

QFN packages, with an exposed heat escape pad, is around 2W. See Layout Considerations on page 9 for thermal transfer improvement suggestions. When designing the driver into an application, it is recommended that the following calculation is used to ensure safe operation at the desired frequency for the selected MOSFETs. The total gate drive power losses due to the gate charge of MOSFETs and the driver s internal circuitry and their corresponding average driver current can be estimated with Equations 2 and 3, respectively, BOOT R HI1 R LO1 PHASE G RG1 C GD R GI1 C GS S D C DS Q1 P Qg_TOT = 2 P Qg_Q1 + 2 P Qg_Q2 + I Q VCC (EQ. 2) FIGURE 3. TYPICAL UPPER-GATE DRIVE TURN-ON PATH Q G1 2 P Qg_Q1 = -------------------------------------- f V SW N Q1 GS1 Q G2 2 P Qg_Q2 = -------------------------------------- f V SW N Q2 GS2 C GD D Q G1 N Q1 Q I DR ----------------------------- G2 N Q2 = + ----------------------------- V GS1 V GS2 f SW 2 + I Q (EQ. 3) where the gate charge (Q G1 and Q G2 ) is defined at a particular gate to source voltage (V GS1 and V GS2 ) in the corresponding MOSFET datasheet; I Q is the driver s total quiescent current with no load at both drive outputs; N Q1 and N Q2 are number of upper and lower MOSFETs, respectively; is the drive voltages for both upper and lower FETs, respectively. The I Q* VCC product is the quiescent power of the driver without capacitive load and is typically 200mW at 300kHz. The total gate drive power losses are dissipated among the resistive components along the transition path. The drive resistance dissipates a portion of the total gate drive power losses, the rest will be dissipated by the external gate resistors (R G1 and R G2 ) and the internal gate resistors (R GI1 and R GI2 ) of MOSFETs. Figures 3 and 4 show the typical upper and lower gate drives turn-on transition path. The power dissipation on the driver can be roughly estimated in Equation 4: P DR = 2 PDR_UP + 2 P DR_LOW + I Q VCC (EQ. 4) R HI1 R P DR_UP -------------------------------------- LO1 = + --------------------------------------- P --------------------- Qg_Q1 R HI1 + R EXT1 R LO1 + R EXT1 2 R HI2 R LO2 FIGURE 4. TYPICAL LOWER-GATE DRIVE TURN-ON PATH Layout Considerations For heat spreading, place copper underneath the IC whether it has an exposed pad or not. The copper area can be extended beyond the bottom area of the IC and/or connected to buried copper plane(s) with thermal vias. This combination of vias for vertical heat escape, extended copper plane, and buried planes for heat spreading allows the IC to achieve its full thermal potential. Place each channel power component as close to each other as possible to reduce PCB copper losses and PCB parasitics: shortest distance between DRAINs of upper FETs and SOURCEs of lower FETs; shortest distance between DRAINs of lower FETs and the power ground. Thus, smaller amplitudes of positive and negative ringing are on the switching edges of the PHASE node. However, some space in between the power components is required for good airflow. The traces from the drivers to the FETs should be kept short and wide to reduce the inductance of the traces and to promote clean drive signals. G RG2 R GI2 C GS S C DS Q2 P DR_LOW = R HI2 R -------------------------------------- LO2 + --------------------------------------- P --------------------- Qg_Q2 R HI2 + R EXT2 R LO2 + R EXT2 2 R GI1 R R EXT1 R G1 + ------------- GI2 = R N EXT2 = R G2 + ------------- Q1 N Q2 FN9206 Rev.3.00 Page 9 of 11

Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) L16.4x4 16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220-VGGC ISSUE C) MILLIMETERS SYMBOL MIN NOMINAL MAX NOTES A 0.80 0.90 1.00 - A1 - - 0.05 - A2 - - 1.00 9 A3 0.20 REF 9 b 0.23 0.28 0.35 5, 8 D 4.00 BSC - D1 3.75 BSC 9 D2 1.95 2.10 2.25 7, 8 E 4.00 BSC - E1 3.75 BSC 9 E2 1.95 2.10 2.25 7, 8 e 0.65 BSC - k 0.25 - - - L 0.50 0.60 0.75 8 L1 - - 0.15 10 N 16 2 Nd 4 3 Ne 4 3 P - - 0.60 9 - - 12 9 Rev. 5 5/04 NOTES: 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. 2. N is the number of terminals. 3. Nd and Ne refer to the number of terminals on each D and E. 4. All dimensions are in millimeters. Angles are in degrees. 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. 9. Features and dimensions A2, A3, D1, E1, P & are present when Anvil singulation method is used and not present for saw singulation. 10. Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. FN9206 Rev.3.00 Page 10 of 11

Small Outline Plastic Packages (SOIC) N INDEX AREA 1 2 3 e D B 0.25(0.010) M C A M E -B- -A- -C- SEATING PLANE A B S H 0.25(0.010) M B A1 0.10(0.004) NOTES: 1. Symbols are defined in the MO Series Symbol List in Section 2.2 of Publication Number 95. 2. Dimensioning and tolerancing per ANSI Y14.5M-1982. 3. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension E does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side. 5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area. 6. L is the length of terminal for soldering to a substrate. 7. N is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. The lead width B, as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch). 10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact. L M h x 45 o C M14.15 (JEDEC MS-012-AB ISSUE C) 14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE INCHES MILLIMETERS SYMBOL MIN MAX MIN MAX NOTES A 0.0532 0.0688 1.35 1.75 - A1 0.0040 0.0098 0.10 0.25 - B 0.013 0.020 0.33 0.51 9 C 0.0075 0.0098 0.19 0.25 - D 0.3367 0.3444 8.55 8.75 3 E 0.1497 0.1574 3.80 4.00 4 e 0.050 BSC 1.27 BSC - H 0.2284 0.2440 5.80 6.20 - h 0.0099 0.0196 0.25 0.50 5 L 0.016 0.050 0.40 1.27 6 N 14 14 7 0 o 8 o 0 o 8 o - Rev. 0 12/93 Copyright Intersil Americas LLC 2006-2008. All Rights Reserved. All trademarks and registered trademarks are the property of their respective owners. For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil may modify the circuit design and/or specifications of products at any time without notice, provided that such modification does not, in Intersil's sole judgment, affect the form, fit or function of the product. Accordingly, the reader is cautioned to verify that datasheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com FN9206 Rev.3.00 Page 11 of 11