problem grade total

Similar documents
Final for EE 421 Digital Electronics and ECG 621 Digital Integrated Circuit Design Fall, University of Nevada, Las Vegas

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

Electronic CAD Practical work. Week 1: Introduction to transistor models. curve tracing of NMOS transfer characteristics

6.012 Microelectronic Devices and Circuits

Field Effect Transistors (FET s) University of Connecticut 136

INTRODUCTION: Basic operating principle of a MOSFET:

INTRODUCTION TO MOS TECHNOLOGY

NAME: Last First Signature

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Solid State Device Fundamentals

Department of Electrical Engineering IIT Madras

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

MOSFET Terminals. The voltage applied to the GATE terminal determines whether current can flow between the SOURCE & DRAIN terminals.

Lecture 16: MOS Transistor models: Linear models, SPICE models. Context. In the last lecture, we discussed the MOS transistor, and

Lecture 16. Complementary metal oxide semiconductor (CMOS) CMOS 1-1

Laboratory 1 Single-Stage MOSFET Amplifier Analysis and Design Due Date: Week of February 20, 2014, at the beginning of your lab section

Session 10: Solid State Physics MOSFET

VLSI Design I. The MOSFET model Wow!

INTRODUCTION TO CIRCUIT SIMULATION USING SPICE

Design cycle for MEMS

Week 9a OUTLINE. MOSFET I D vs. V GS characteristic Circuit models for the MOSFET. Reading. resistive switch model small-signal model

EEC 118 Spring 2010 Lab #1: NMOS and PMOS Transistor Parameters

UNIT-1 Bipolar Junction Transistors. Text Book:, Microelectronic Circuits 6 ed., by Sedra and Smith, Oxford Press

EE105 Fall 2015 Microelectronic Devices and Circuits: MOSFET Prof. Ming C. Wu 511 Sutardja Dai Hall (SDH)

MOS Field Effect Transistors

Chapter 4. CMOS Cascode Amplifiers. 4.1 Introduction. 4.2 CMOS Cascode Amplifiers

LECTURE 4 SPICE MODELING OF MOSFETS

SPICE MODELING OF MOSFETS. Objectives for Lecture 4*

Semiconductor Physics and Devices

Georgia Institute of Technology School of Electrical and Computer Engineering. Midterm Exam

Lecture-45. MOS Field-Effect-Transistors Threshold voltage

INTERNATIONAL JOURNAL OF APPLIED ENGINEERING RESEARCH, DINDIGUL Volume 1, No 3, 2010

Three Terminal Devices

MOSFET & IC Basics - GATE Problems (Part - I)

FUNDAMENTALS OF MODERN VLSI DEVICES

Lecture 24 - The Si surface and the Metal-Oxide-Semiconductor Structure (cont.) The Long Metal-Oxide-Semiconductor Field-Effect Transistor

Depletion-mode operation ( 공핍형 ): Using an input gate voltage to effectively decrease the channel size of an FET

Digital Electronics. By: FARHAD FARADJI, Ph.D. Assistant Professor, Electrical and Computer Engineering, K. N. Toosi University of Technology

Chapter 1. Introduction

ECE4902 B2015 HW Set 1

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

EE301 Electronics I , Fall

LECTURE 09 LARGE SIGNAL MOSFET MODEL

Metal Oxide Semiconductor Field-Effect Transistors (MOSFETs)

Basic Fabrication Steps

Sub-Threshold Region Behavior of Long Channel MOSFET

MOS TRANSISTOR THEORY

(b) [3 pts] Redraw the circuit with all currents supplies replaced by symbols.

Exam 1 ECE 410 Fall 2002

Digital Electronics. Assign 1 and 0 to a range of voltage (or current), with a separation that minimizes a transition region. Positive Logic.

ITT Technical Institute. ET215 Devices 1. Unit 8 Chapter 4, Sections

Metal-Oxide-Silicon (MOS) devices PMOS. n-type

EJERCICIOS DE COMPONENTES ELECTRÓNICOS. 1 er cuatrimestre

MOS Transistor Theory

Chapter 2 : Semiconductor Materials & Devices (II) Feb

Spring Microelectronic Devices and Circuits Prof.J.A.delAlamo. Design Project - April 20, Driver for Long Interconnect and Output Pad

EE5320: Analog IC Design

Electronic Circuits for Mechatronics ELCT 609 Lecture 6: MOS-FET Transistor

ELEC 350L Electronics I Laboratory Fall 2012

Integrated Circuit Amplifiers. Comparison of MOSFETs and BJTs

Lecture 11 Digital Circuits (I) THE INVERTER

Today's Goals. Finish MOS transistor Finish NMOS logic Start CMOS logic

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

Laboratory #5 BJT Basics and MOSFET Basics

Lecture #29. Moore s Law

Modeling MOS Transistors. Prof. MacDonald

Microelectronics Circuit Analysis and Design. MOS Capacitor Under Bias: Electric Field and Charge. Basic Structure of MOS Capacitor 9/25/2013

Integrated diodes. The forward voltage drop only slightly depends on the forward current. ELEKTRONIKOS ĮTAISAI

(Refer Slide Time: 02:05)

Lecture 4. MOS transistor theory

ECE/CoE 0132: FETs and Gates

BJT Amplifier. Superposition principle (linear amplifier)

IFB270 Advanced Electronic Circuits

Lecture 11 Circuits numériques (I) L'inverseur

3.CMOS Inverter-homework

D n ox GS THN DS GS THN DS GS THN. D n ox GS THN DS GS THN DS GS THN

8. Combinational MOS Logic Circuits

Introduction to Electronic Devices

Field Effect Transistors

Two Dimensional Analytical Threshold Voltages Modeling for Short-Channel MOSFET

Show the details of the derivation for Eq. (6.33) for the PMOS device.

6.776 High Speed Communication Circuits Lecture 6 MOS Transistors, Passive Components, Gain- Bandwidth Issue for Broadband Amplifiers

Microelectronics Circuit Analysis and Design

EE70 - Intro. Electronics

MOS Field-Effect Transistors (MOSFETs)

IMPROVED CURRENT MIRROR OUTPUT PERFORMANCE BY USING GRADED-CHANNEL SOI NMOSFETS

Chapter 5. Operational Amplifiers and Source Followers. 5.1 Operational Amplifier

Digital circuits. Bởi: Sy Hien Dinh

I E I C since I B is very small

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

Summary of Lecture Notes on Metal-Oxide-Semiconductor, Field-Effect Transistors (MOSFETs)

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

EXPERIMENT # 1: REVERSE ENGINEERING OF INTEGRATED CIRCUITS Week of 1/17/05

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

55:041 Electronic Circuits

Reading. Lecture 17: MOS transistors digital. Context. Digital techniques:

EFFECT OF THRESHOLD VOLTAGE AND CHANNEL LENGTH ON DRAIN CURRENT OF SILICON N-MOSFET

ECE 340 Lecture 40 : MOSFET I

Transcription:

Fall 2005 6.012 Microelectronic Devices and Circuits Prof. J. A. del Alamo Name: Recitation: November 16, 2005 Quiz #2 problem grade 1 2 3 4 total General guidelines (please read carefully before starting): Make sure to write your name on the space designated above. Open book: you can use any material you wish. All answers should be given in the space provided. Please do not turn in any extra material. If you need more space, use the back of the page. You have 120 minutes to complete your quiz. Make reasonable approximations and state them, i.e. quasi neutrality, depletion approximation, etc. Partial credit will be given for setting up problems without calculations. NO credit will be given for answers without reasons. Use the symbols utilized in class for the various physical parameters, i.e. µ n, I D, E, etc. Every numerical answer must have the proper units next to it. Points will be subtracted for answers without units or with wrong units. Use φ =0 at n o = p o = n i as potential reference. Use the following fundamental constants and physical parameters for silicon and silicon dioxide at room temperature: n i =1 10 10 cm 3 kt /q =0.025 V q =1.60 10 19 C ɛ s =1.05 10 12 F/cm ɛ ox =3.45 10 13 F/cm

1. (30 points) Below is an n + polysilicon gate MOSFET. The substrate doping is N a =10 17 cm 3 and the insulator thickness is 5 nm. The gate length L =0.25 µm while the gate width is W = 2.5 µm. The inversion layer mobility for the MOSFET is µ N = 250 cm 2 /V s. A capacitance voltage curve of the n + poly silicon gate MOSFET was taken by connecting the source, drain and body terminals together. A voltage was applied between the gate and the body.

With the device biased as follows: V BS =0 V, V DS =0.1 V, V GS = 1.11 V, answer the following questions: (1a) (5 points) Calculate the sheet charge density at the drain end of the device, Q n (y = L) (numerical answer expected).

(1b) (5 points) Calculate the electron drift velocity at the drain end of the device, v n (y = L) (numerical answer expected). (1c) (5 points) Calculate the electron drift velocity in the middle of the channel v n (y = L/2) (numerical answer expected).

(1d) (5 points) This device is now desired to operate at V DS =1.8 V and V GS =1.35 V with a current I D =1 ma. This requires shifting the threshold voltage V T by means of an applied body voltage, V BS. What is V T in this situation? (Numerical answer expected).

(1e) (5 points) For the bias conditions of (1d), compute the sheet charge density at the source end of the channel Q n (y =0) (numerical answer expected). (1f) (5 points) For the bias conditions of (1d), calculate the electron drift velocity at the source end of the channel, v n (y =0) (numerical answer expected).

2. (30 points) The circuit diagram for an NMOS inverter driving a load capacitance C L, and a graph of its static input output characteristics, are shown below. The graph actually shows two sets of characteristics, the desired characteristics and the measured characteristics. The two are different because the actual inverter was not fabricated exactly as it was designed. The point of this problem is to determine what went wrong during fabrication. V + =V DD 4 3.5 DC Inverter Characteristic Desired Measured R V OUT Output Voltage [V] 3 2.5 2 1.5 V IN C L 1 0.5 0 0 0.5 1 1.5 2 2.5 3 Input Voltage [V] The circuit parameters under suspicion are the MOSFET gate width to length ratio, W/L, the MOSFET gate oxide thickness, t ox, the MOSFET body doping level, N a, and the pull up resistance, R. Further, assume that one and only one of these four parameters was incorrectly fabricated. (2a) (3 points) From the graph of the desired characteristics, estimate the desired threshold voltage V T of the MOSFET (numerical answer expected). (2b) (3 points) From the graph of the measured characteristics, estimate the actual threshold voltage V T of the MOSFET (numerical answer expected).

(2c) (3 points) From the graph of the desired characteristics, estimate the product of the desired W pull up resistance R and the desired K parameter of the MOSFET (where K = L µ n C ox ). That is, estimate the desired product RK (numerical answer expected).

(2d) (3 points) From the graph of the measured characteristics, estimate the product of the actual W pull up resistance R and the actual K parameter of the MOSFET (where K = L µ n C ox ). That is, estimate the actual product RK (numerical answer expected).

In answering the following questions, remember to assume that one and only one of the four parameters was incorrectly fabricated. (2e) (3 points) Could the gate width to length ratio, W/L, have been incorrectly fabricated? Why or why not? If Yes, is it too big or too small? (Appropriate explanation expected). Circle One: Yes No (2f) (3 points) Could the gate oxide thickness, t ox, have been incorrectly fabricated? Why or why not? If Yes, is it too big or too small? (Appropriate explanation expected). Circle One: Yes No

(2g) (3 points) Could the body doping density, N a, have been incorrectly fabricated? Why or why not? If Yes is it too big or too small? (Appropriate explanation expected). Circle One: Yes No (2h) (3 points) Could the pull up resistance, R, have been incorrectly fabricated? Why or why not? If Yes is it too big or too small? (Appropriate explanation expected). Circle One: Yes No

You observe that when the inverter is driving a known load capacitance C L, one of the propagation delays (t PLH and t PHL ) is not as desired. In particular, the propagation delay from a rising input to a falling output is longer than expected, while the propagation delay from a falling input to a rising output is exactly what was expected. (2i) (6 points) Based on all available evidence, which circuit parameter was incorrectly fabricated? What is the ratio of the actual parameter divided by the desired parameter? (Appropriate explanation expected).

3. (24 points) An pn diode at a certain forward bias point is characterized by the following values of small signal equivalent circuit elements: r d =25 Ω C d =40 pf At this bias point, the depletion capacitance is negligible with respect to the diffusion capacitance. In the following questions, you are asked to estimate how the values of these two elements change if the diode is modified in several ways. Assume that in all cases, the diode is ideal, very asymmetric, and that all its behavior is dominated by its lowly doped side. State any other assumptions you need to make. (3a) (4 points) The diode area is doubled. Nothing else is changed. The diode is biased at the same current as in the problem statement (numerical answers expected).

(3b) (4 points) The diode area is doubled. Nothing else is changed. The diode is biased at the same voltage as in the problem statement (numerical answers expected).

(3c) (4 points) The doping level of the lowly doped side is doubled. Nothing else is changed. The diode is biased at the same current as in the problem statement (numerical answers expected).

(3d) (4 points) The doping level of the lowly doped side is doubled. Nothing else is changed. The diode is biased at the same voltage as in the problem statement (numerical answers expected).

(3e) (4 points) The thickness of the lowly doped side is doubled. Nothing else is changed. The diode is biased at the same current as in the problem statement (numerical answers expected).

(3f) (4 points) The thickness of the lowly doped side is doubled. Nothing else is changed. The diode is biased at the same voltage as in the problem statement (numerical answers expected).

4. (16 points) Consider a CMOS logic gate driving a capacitive load C L. The inverter is made with minimum size transistors, as sketched below: V DD =5 V 6/1.5 V IN V OUT 3/1.5 C L =0.1 pf In the above diagram, the two numbers next to each transistor give its gate dimensions (width/length) in microns. In solving this problem, assume that C L is the dominant capacitance in this circuit. All other capacitances can be neglected next to C L. The technology is defined by the following circuit parameters plus other geometrical parameters: Parameter Name HSPICE Symbol NMOS PMOS units Zero bias threshold VTO 0.75 0.75 V voltage Oxide thickness TOX 1.5E 08 1.5E 08 m Transconductance KP 100E 06 50E 06 2 A/V parameter µc ox Channel length 1.5 1.5 LAMBDA 7E 02 7E 02 L(µm) L(µm) 1 V modulation parameter Zero bias planar bulk CJ 1E 04 3E 04 2 F/m depletion capacitance Zero bias sidewall bulk CJSW 5E 10 3.5E 10 F/m depletion capacitance Bulk junction potential PB 0.9 0.9 V Planar bulk junction MJ 0.5 0.5 dimensionless grading coefficient Sidewall bulk junction MJSW 0.33 0.33 dimensionless grading coefficient Diffusion length Minimum transistor length Minimum transistor width Ldif f 4.5 4.5 µm L min 1.5 1.5 µm W min 3 6 µm

(4a) (8 points) Estimate the energy stored in the load capacitor when the output is HI (numerical answer expected).

(4b) (8 points) Estimate the power dissipated by this inverter when it is run at 100 MHz (numerical answer expected).