KODAK KAI-11000M KODAK KAI-11000CM Image Sensor

Similar documents
DEVICE PERFORMANCE SPECIFICATION Revision 2.0 MTD/PS-0718 January 25, 2006 KODAK KAI-4011 IMAGE SENSOR 2048(H) X 2048(V) INTERLINE CCD IMAGE SENSOR

KODAK KAI-2001 KODAK KAI-2001M KODAK KAI-2001CM Image Sensor

DEVICE PERFORMANCE SPECIFICATION Revision 3.0 MTD/PS-0692 March 16, 2007 KODAK KAI-2020 IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR

DEVICE PERFORMANCE SPECIFICATION Revision 2.0 MTD/PS-1027 July 24, 2007 KODAK KAI IMAGE SENSOR 4872(H) X 3248(V) INTERLINE CCD IMAGE SENSOR

KODAK KAI-2001 IMAGE SENSOR 1600(H) X 1200(V) INTERLINE CCD IMAGE SENSOR

KAI (H) x 2672 (V) Interline CCD Image Sensor

KAI (H) x 3248 (V) Interline CCD Image Sensor

KODAK KAF-5101CE Image Sensor

KAF-3200E / KAF-3200ME

KAF-3200E / KAF-3200ME

KAF -0402E/ME. 768 (H) x 512 (V) Enhanced Response Full-Frame CCD DEVICE PERFORMANCE SPECIFICATION IMAGE SENSOR SOLUTIONS. January 29, 2003 Revision 1

KAF- 1602E (H) x 1024 (V) Pixel. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company. Image Sensor Solutions

KAF-6303 IMAGE SENSOR 3072 (H) X 2048 (V) FULL FRAME CCD IMAGE SENSOR JULY 27, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KAF- 6302LE (H) x 2034 (V) Pixel. Enhanced Response Full-Frame CCD Image Sensor With Anti-Blooming Protection. Performance Specification

KAF- 1401E (H) x 1035 (V) Pixel. Enhanced Response. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company

KAF E. 512(H) x 512(V) Pixel. Enhanced Response. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company

PRELIMINARY KODAK KAF IMAGE SENSOR. PRELIMINARY DEVICE PERFORMANCE SPECIFICATION Revision 0.2. March 2, 2006

KAI-1003 IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR JUNE 11, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KAF (H) x 1024 (V) Pixel. Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company

DEVICE PERFORMANCE SPECIFICATION Revision 3.0 MTD/PS-1033 June 9, 2010 KODAK KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR

KAF-4301E. 2084(H) x 2084(V) Pixel. Enhanced Response Full-Frame CCD Image Sensor. Performance Specification. Eastman Kodak Company

KAF-3200 IMAGE SENSOR 2184 (H) X 1472 (V) FULL FRAME CCD IMAGE SENSOR JULY 27, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KODAK KAF-10010CE Image Sensor

KODAK KAI IMAGE SENSOR

KODAK KAI IMAGE SENSOR

DEVICE PERFORMANCE SPECIFICATION Revision 3.0 MTD/PS-0856 March 28, 2007 KODAK KAF IMAGE SENSOR 7216 (H) X 5412 (V) FULL-FRAME CCD IMAGE SENSOR

KLI-5001G Element Linear CCD Image Sensor. Performance Specification. Eastman Kodak Company. Image Sensor Solutions

DEVICE PERFORMANCE SPECIFICATION Revision 1.0 MTD/PS-1196 June 28, 2011 KODAK KAI IMAGE SENSOR 6576 (H) X 4384 (V) INTERLINE CCD IMAGE SENSOR

KODAK KAI IMAGE SENSOR

KAI-0373 IMAGE SENSOR 768 (H) X 484 (V) INTERLINE CCD IMAGE SENSOR MAY 20, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KODAK KAF IMAGE SENSOR

KAI IMAGE SENSOR 1024 (H) X 1024 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

CCD525 Time Delay Integration Line Scan Sensor

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 16, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KAI IMAGE SENSOR 1920 (H) X 1080 (V) INTERLINE CCD IMAGE SENSOR APRIL 29, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 3.

KLI x 3 Tri-Linear CCD Image Sensor. Performance Specification

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR NOVEMBER 13, 2013 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

KAI (H) x 2472 (V) Interline CCD Image Sensor

KODAK KAI-1010 KAI-1011 IMAGE SENSOR

KAF (H) x 2085 (V) Full Frame CCD Image Sensor

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR JUNE 15, 2012 DEVICE PERFORMANCE SPECIFICATION REVISION 1.

KAI (H) x 2472 (V) Interline CCD Image Sensor

CCD1600A Full Frame CCD Image Sensor x Element Image Area

KAI (H) x 3232 (V) Interline CCD Image Sensor

KAI (H) x 3264 (V) Interline CCD Image Sensor

Ultra-high resolution 14,400 pixel trilinear color image sensor

Marconi Applied Technologies CCD39-01 Back Illuminated High Performance CCD Sensor

CCD Back Illuminated 2-Phase IMO Series Electron Multiplying CCD Sensor

KAI IMAGE SENSOR 1600 (H) X 1200 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 7.

CCD97-00 Back Illuminated 2-Phase IMO Series Electron Multiplying CCD Sensor

CCD97 00 Front Illuminated 2-Phase IMO Series Electron Multiplying CCD Sensor

E2V Technologies CCD42-80 Back Illuminated High Performance CCD Sensor

KAI Advance Information (H) 4800 (V) Interline CCD Image Sensor

PRELIMINARY. CCD 3041 Back-Illuminated 2K x 2K Full Frame CCD Image Sensor FEATURES

CCD42-80 Back Illuminated High Performance CCD Sensor

KAI IMAGE SENSOR 4896 (H) X 3264 (V) INTERLINE CCD IMAGE SENSOR SEPTEMBER 15, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 6.

STA1600LN x Element Image Area CCD Image Sensor

KAI (H) x 4384 (V) Interline CCD Image Sensor

CCD42-10 Back Illuminated High Performance AIMO CCD Sensor

Marconi Applied Technologies CCD47-20 High Performance CCD Sensor

Surveillance Scientific Imaging Medical Imaging Intelligent Transportation. Figure 1. KAE Interline Transfer EMCCD Image Sensor

KAI IMAGE SENSOR 2336 (H) X 1752 (V) INTERLINE CCD IMAGE SENSOR JULY 21, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 5.

CCD47-10 NIMO Back Illuminated Compact Pack High Performance CCD Sensor

KAI (H) x 1080 (V) Interline CCD Image Sensor

CCD47-20 Back Illuminated NIMO High Performance NIMO Back Illuminated CCD Sensor

KAI (H) x 2048 (V) Interline CCD Image Sensor

KAI IMAGE SENSOR 2048(H) X 2048 (V) INTERLINE CCD IMAGE SENSOR JUNE 12, 2014 DEVICE PERFORMANCE SPECIFICATION REVISION 2.

KAE (H) x 2096 (V) Interline Transfer EMCCD Image Sensor

CCD30-11 Front Illuminated Advanced Inverted Mode High Performance CCD Sensor

CCD42-40 NIMO Back Illuminated High Performance CCD Sensor

CCD30-11 NIMO Back Illuminated Deep Depleted High Performance CCD Sensor

E2V Technologies CCD42-10 Inverted Mode Sensor High Performance AIMO CCD Sensor

CCD55-30 Inverted Mode Sensor High Performance CCD Sensor

MAIN FEATURES OVERVIEW GENERAL DATA ORDERING INFORMATION

FEATURES GENERAL DESCRIPTION. CCD Element Linear Image Sensor CCD Element Linear Image Sensor

IT FR R TDI CCD Image Sensor

Marconi Applied Technologies CCD30-11 Inverted Mode Sensor High Performance CCD Sensor

CCD42-40 NIMO Back Illuminated High Performance CCD Sensor

Description. TC247SPD-B0 680 x 500 PIXEL IMPACTRON TM MONOCHROME CCD IMAGE SENSOR SOCS091 - DECEMBER REVISED MARCH 2005

CCD67 Back Illuminated AIMO High Performance Compact Pack CCD Sensor

CCD30 11 Back Illuminated High Performance CCD Sensor

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

STA3600A 2064 x 2064 Element Image Area CCD Image Sensor

ams AG TAOS Inc. is now The technical content of this TAOS datasheet is still valid. Contact information:

LZ2423H. 1/4-type Color CCD Area Sensor with 320 k Pixels. Back

CCD42-40 Ceramic AIMO Back Illuminated Compact Package High Performance CCD Sensor

Single Supply, Rail to Rail Low Power FET-Input Op Amp AD820

CCD42-90 Back Illuminated High Performance CCD Sensor

KAE (H) 1080 (V) Interline CCD Image Sensor

Pixel. Pixel 3. The LUMENOLOGY Company Texas Advanced Optoelectronic Solutions Inc. 800 Jupiter Road, Suite 205 Plano, TX (972)

TSL LINEAR SENSOR ARRAY

CCD77-00 Front Illuminated High Performance IMO Device

TOSHIBA CCD Linear Image Sensor CCD (charge coupled device) TCD2561D

ADA485-/ADA485- TABLE OF CONTENTS Features... Applications... Pin Configurations... General Description... Revision History... Specifications... 3 Spe

Preliminary TCD2704D. Features. Pin Connections (top view) Maximum Ratings (Note 1)

An Introduction to CCDs. The basic principles of CCD Imaging is explained.

CCD1600LN x Element Image Area Full Frame CCD Image Sensor

CCD44-82 Back Illuminated High Performance CCD Sensor

MN39160FH. 4.5 mm (type-1/4) 680k-pixel CCD Area Image Sensor. CCD Area Image Sensor. Features. Applications

Dual Passive Input Digital Isolator. Features. Applications

Transcription:

DEVICE PERFORMANCE SPECIFICATION KODAK KAI-11000M KODAK KAI-11000CM Image Sensor 4008 (H) x 2672 (V) Interline Transfer Progressive Scan CCD March 14, 2005 Revision 4.0

TABLE OF CONTENTS TABLE OF FIGURES...4 DEVICE DESCRIPTION...5 DEVICE DESCRIPTION...6 ARCHITECTURE...6 OVERALL...6 Pixel...7 Vertical to Horizontal Transfer...8 Horizontal Register to Floating Diffusion...9 Horizontal Register Split...10 Single Output Operation...10 Dual Output Operation...10 Output...11 PHYSICAL DESCRIPTION...12 Pin Description and Device Orientation...12 PERFORMANCE...13 POWER - ESTIMATED...13 FRAME RATES CONTINUOUS MODE...13 IMAGING PERFORMANCE...14 Image Performance Operational Conditions...14 Imaging Performance Specifications...14 Defect Definitions...17 Defect Map...17 Quantum Efficiency...18 Angular Quantum Efficiency...20 TEST DEFINITIONS...21 TEST REGIONS OF INTEREST...21 OVERCLOCKING...21 Tests...22 OPERATION...23 MAXIMUM RATINGS...23 MAXIMUM VOLTAGE RATINGS BETWEEN PINS...23 DC BIAS OPERATING CONDITIONS...24 POWER UP SEQUENCE...24 AC OPERATING CONDITIONS...25 Clock Levels...25 Clock Line Capacitances...25 TIMING REQUIREMENTS...26 MAIN TIMING CONTINUOUS MODE...27 FRAME TIMING CONTINUOUS MODE...28 Frame Timing without Binning...28 Frame Timing for Vertical Binning by 2...28 Frame Timing Edge Alignment...29 LINE TIMING CONTINUOUS MODE...30 Line Timing Single Output...30 Line Timing Dual Output Left Output...30 Line Timing Dual Output Right Output...31 Line Timing Vertical Binning by 2...31 2

Line Timing Detail...32 Line Timing Binning by 2 Detail...32 Line Timing Edge Alignment...33 PIXEL TIMING CONTINUOUS MODE...34 Pixel Timing Detail...34 FAST LINE DUMP TIMING...35 ELECTRONIC SHUTTER...36 Electronic Shutter Line Timing...36 Electronic Shutter Integration Time Definition...36 Electronic Shutter Description...37 STORAGE AND HANDLING...38 STORAGE CONDITIONS...38 ESD...38 COVER GLASS CARE AND CLEANLINESS...38 ENVIRONMENTAL EXPOSURE...38 SOLDERING RECOMMENDATIONS...39 MECHANICAL DRAWINGS...40 PACKAGE...40 DIE TO PACKAGE ALIGNMENT...41 GLASS...42 GLASS TRANSMISSION...43 QUALITY ASSURANCE AND RELIABILITY...44 ORDERING INFORMATION...45 AVAILABLE PART CONFIGURATIONS...45 REVISION CHANGES...46 3

TABLE OF FIGURES Figure 1 - Sensor Architecture... 6 Figure 2 - Pixel Architecture... 7 Figure 3 - Vertical to Horizontal Transfer Architecture... 8 Figure 4 - Horizontal Register to Floating Diffusion Architecture... 9 Figure 5 - Horizontal Register... 10 Figure 6 - Output Architecture... 11 Figure 7 - Power... 13 Figure 8 - Frame Rates... 13 Figure 9 - Color with Microlens Quantum Efficiency Using AR Glass... 18 Figure 10 - Color without Microlens Quantum Efficiency Using AR Glass... 18 Figure 11 - Monochrome with Microlens Quantum Efficiency... 19 Figure 12 - Monochrome without Microlens Quantum Efficiency... 19 Figure 13 Monochrome with Lenslets Angular Quantum Efficiency... 20 Figure 14 - Color with Lenslets Angular Quantum Efficiency... 20 Figure 15 - Overclock Regions of Interest... 21 Figure 16 - Main Timing - Continuous Mode... 27 Figure 17 - Framing Timing without Binning... 28 Figure 18 - Frame Timing for Vertical Binning by 2... 28 Figure 19 - Frame Timing Edge Alignment... 29 Figure 20 - Line Timing Single Output... 30 Figure 21 - Line Timing Dual Output Left Output... 30 Figure 22 Line Timing Dual Output Right Output... 31 Figure 23 - Line Timing Vertical Binning by 2... 31 Figure 24 - Line Timing Detail... 32 Figure 25 - Line Timing by 2 Detail... 32 Figure 26 - Line Timing Edge Alignment... 33 Figure 27 - Pixel Timing... 34 Figure 28 - Pixel Timing Detail... 34 Figure 29 - Fast Line Dump Timing... 35 Figure 30 - Electronic Shutter Line Timing... 36 Figure 31 - Integration Time Definition... 36 Figure 32 - Package Drawing... 40 Figure 33 - Die to Package Alignment... 41 Figure 34 - Glass Drawing... 42 Figure 35 AR Glass Transmission... 43 4

SUMMARY SPECIFICATION KODAK KAI-11000 Image Sensor 4008 (H) x 2672 (V) Interline Transfer Progressive Scan CCD Parameter Value Architecture Total Number of Pixels Number of Effective Pixels Number of Active Pixels Interline CCD; Progressive Scan 4072 (H) x 2720 (V) = approx. 11.1M 4032 (H) x 2688 (V) = approx. 10.8M 4008 (H) x 2672 (V) = approx. 10.7M Number of Outputs 1 or 2 Pixel Size Imager Size Chip Size 9.0µm (H) x 9.0µm (V) 43.3mm (diagonal) 37.25mm (H) x 25.70mm (V) Aspect Ratio 3:2 Description The Kodak KAI-11000 Image Sensor is a highperformance, 11-million pixel sensor designed for professional digital still camera applications. The 9.0 µm square pixels with microlenses provide high sensitivity and the large full well capacity results in high dynamic range. The two high-speed outputs and binning capabilities allow for 1-3 frames per second (fps) video rate for the progressively scanned images. The vertical overflow drain structure provides antiblooming protection and enables electronic shuttering for precise exposure control. Other features include low dark current, negligible lag and low smear. All parameters above are specified at T = 40*C REVISION NO.: 4.0 EFFECTIVE DATE: March 14, 2005 Saturation Signal Quantum Efficiency (KAI-11000M) Quantum Efficiency (KAI-11000CM) RGB Output Sensitivity Total Noise Dark Current Dark Current Doubling Temperature Dynamic Range Charge Transfer Efficiency Blooming Suppression Smear Image Lag Maximum Data Rate Package 60,000 electrons 50% 34%, 37%, 42% 13 µv/e 30 electrons < 50 mv/s 7 ºC 66 db > 0.99999 > 1000X < -80 db < 10 electrons 28 MHz 40-pin, CerDIP, 0.070 pin spacing 5 Cover Glass AR Coated

DEVICE DESCRIPTION Architecture Overall 16 Dark Rows 8 Buffer Rows B G G R B G G R 20 Dark Columns 12 Buffer Columns Pixel 1,1 4008 (H) x 2672 (V) Active Pixels 13 Buffer Columns 19 Dark Columns 4 Dummy Pixels B G G R 8 Buffer Rows 17 Dark Rows B G G R 4 Dummy Pixels Video L Fast Line Dump Video R Single or Dual Output 4 20 12 4008 13 19 4 4 20 12 2004 2004 13 19 4 Figure 1 - Sensor Architecture There are 17 light shielded rows followed 2688 photoactive rows and finally 16 more light shielded rows. The first 8 and the last 8 photoactive rows are buffer rows giving a total of 2672 lines of image data. In the single output mode all pixels are clocked out of the Video L output in the lower left corner of the sensor. The first 4 empty pixels of each line do not receive charge from the vertical shift register. The next 20 pixels receive charge from the left light shielded edge followed by 4033 photosensitive pixels and finally 19 more light shielded pixels from the right edge of the sensor. The first 12 and last 13 photosensitive pixels are buffer pixels giving a total of 4008 pixels of image data. In the dual output mode the clocking of the right half of the horizontal CCD is reversed. The left half of the image is clocked out Video L and the right half of the image is clocked out Video R. For the Video L each row consists of 4 empty pixels followed by 20 light shielded pixels followed by 2016 photosensitive pixels. For the Video R each row consists of 4 empty pixels followed by 19 light shielded pixels followed by 2017 photosensitive pixels. When reconstructing the image, data from Video R will have to be reversed in a line buffer and appended to the Video L data. The dark rows are not entirely dark and so should not be used for a dark reference level. Use the dark columns on the left or right side of the image sensor as a dark reference. Of the dark columns, the first and last dark columns should not be used for determining the zero signal level. Some light does leak into the first and last dark columns. 6

Pixel Top View Direction of Charge Transfer Photodiode Transfer Gate V1 V2 9.0 µm Cross Section Down Through VCCD V1 V2 V1 n- n- n- n p Well (GND) Direction of Charge Transfer 9.0 µm True Two Phase Burried Channel VCCD Lightshield over VCCD not shown n Substrate Cross Section Through Photodiode and VCCD Phase 1 Photo Light Shield diode V1 Cross Section Through Photodiode and VCCD Phase 2 at Transfer Gate Transfer Gate Light Shield V2 p p+ n p n p p p p+ n n p p p p n Substrate n Substrate Cross Section Showing Lenslet Drawings not scale Lenslet Red Color Filter Light Shield VCCD Photodiode Light Shield VCCD An electronic representation of an image is formed when incident photons falling on the sensor plane create electron-hole pairs within the individual silicon photodiodes. These photoelectrons are collected locally by the formation of potential wells at each photosite. Below photodiode saturation, Figure 2 - Pixel Architecture the number of photoelectrons collected at each pixel is linearly dependant upon light level and exposure time and non-linearly dependant on wavelength. When the photodiodes charge capacity is reached, excess electrons are discharged into the substrate to prevent blooming. 7

Vertical to Horizontal Transfer Direction of Vertical Charge Transfer Top View Photo diode Transfer Gate V1 V2 V1 Fast Line Dump V2 Lightshield not shown H 1 B H2 S H 2 B H1S Direction of Horizontal Charge Transfer Figure 3 - Vertical to Horizontal Transfer Architecture When the V1 and V2 timing inputs are pulsed, charge in every pixel of the VCCD is shifted one row towards the HCCD. The last row next to the HCCD is shifted into the HCCD. When the VCCD is shifted, the timing signals to the HCCD must be stopped. H1 must be stopped in the high state and H2 must be stopped in the low state. The HCCD clocking may begin THD µs after the falling edge of the V1 and V2 pulse. Charge is transferred from the last vertical CCD phase into the H1S horizontal CCD phase. Refer to Figure 24 for an example of timing that accomplishes the vertical to horizontal transfer of charge. If the fast line dump is held at the high level (FDH) during a vertical to horizontal transfer, then the entire line is removed and not transferred into the horizontal register. 8

Horizontal Register to Floating Diffusion RD R OG H1 H2S H2B H1S H1B H2S n+ n n+ n- n- n- n (burried channel) Floating Diffusion p (GND) n (SUB) Figure 4 - Horizontal Register to Floating Diffusion Architecture The HCCD has a total of 4080 pixels. The 4072 vertical shift registers (columns) are shifted into the center 4072 pixels of the HCCD. There are 4 pixels at both ends of the HCCD, which receive no charge from a vertical shift register. The first 4 clock cycles of the HCCD will be empty pixels (containing no electrons). The next 20 clock cycles will contain only electrons generated by dark current in the VCCD and photodiodes. The next 4033 clock cycles will contain photo-electrons (image data). Finally, the last 19 clock cycles will contain only electrons generated by dark current in the VCCD and photodiodes. Of the 20 dark columns at the start of the line and the 19 dark columns at the end of the line, the first and last dark columns should not be used for determining the zero signal level. Some light does leak into the first and last dark columns. Only use the center 18 columns of the 20 column dark reference at the start of the line. Only use the center 17 columns of the 19 column dark reference at the end of the line. When the HCCD is shifting valid image data, the timing inputs to the electronic shutter (SUB), VCCD (V1, V2), and fast line dump (FD) should be not be pulsed. This prevents unwanted noise from being introduced. The HCCD is a type of charge coupled device known as a pseudo-two phase CCD. This type of CCD has the ability to shift charge in two directions. This allows the entire image to be shifted out to the video L output, or to the video R output (left/right image reversal). The HCCD is split into two equal halves of 2040 pixels each. When operating the sensor in single output mode the two halves of the HCCD are shifted in the same direction. When operating the sensor in dual output mode the two halves of the HCCD are shifted in opposite directions. The direction of charge transfer in each half is controlled by the H1BL, H2BL, H1BR, and H2BR timing inputs. 9

Horizontal Register Split H1 H2 H2 H1 H1 H2 H2 H1 H1 H2 H1BL H2SL H2BL H1SL H1BL H2SL H1BR H1SR H2BR H2SR Pixel 2040 Single Output Pixel 2041 H1 H2 H2 H1 H1 H2 H1 H1 H2 H2 H1BL H2SL H2BL H1SL H1BL H2SL H1BR H1SR H2BR H2SR Pixel 2040 Dual Output Pixel 2041 Single Output Operation When operating the sensor in single output mode all pixels of the image sensor will be shifted out the Video L output (pin 2). To conserve power and lower heat generation the output amplifier for Video R may be turned off by connecting VDDR (pin 18) and VOUTR (pin 19) to GND (zero volts). The H1 timing from the timing diagrams should be applied to H1SL, H1BL, H1SR, H2BR, and the H2 timing should be applied to H2SL, H2BL, H2SR, and H1BR. In other words, the clock driver generating the H1 timing should be connected to pins 8, 9, 13, and 11. The clock driver generating the H2 timing should be connected to pins 7, 10, 14, and 12. The horizontal CCD should be clocked for 4 empty pixels plus 20 light shielded pixels plus 4032 photoactive pixels plus 20 light shielded pixels for a total of 4076 pixels. H1BINL and H1BINR use the H1 timing, but should be generated from a separate clock driver for optimal performance. Dual Output Operation In dual output mode the connections to the H1BR and H2BR pins are swapped from the single Figure 5 - Horizontal Register output mode to change the direction of charge transfer of the right side horizontal shift register. In dual output mode both VDDL and VDDR (pins 3, 18) should be connected to 15 V. The H1 timing from the timing diagrams should be applied to H1SL, H1BL, H1SR, H1BR, and the H2 timing should be applied to H2SL, H2BL, H2SR, and H2BR. The clock driver generating the H1 timing should be connected to pins 8, 9, 13, and 12. The clock driver generating the H2 timing should be connected to pins 7, 10, 14, and 11. The horizontal CCD should be clocked for 4 empty pixels plus 20 light shielded pixels plus 2016 photoactive pixels for a total of 2040 pixels. If the camera is to have the option of dual or single output mode, the clock driver signals sent to H1BR and H2BR may be swapped by using a relay. Another alternative is to have two extra clock drivers for H1BR and H2BR and invert the signals in the timing logic generator. If two extra clock drivers are used, care must be taken to ensure the rising and falling edges of the H1BR and H2BR clocks occur at the same time (within 3ns) as the other HCCD clocks. 10

Output H1B H1S HCCD Charge Transfer H2B H2S 31 KΩ H1BIN VDD OG R RD Floating Diffusion VOUT Source Follower #1 Source Follower #2 Source Follower #3 Figure 6 - Output Architecture Charge packets contained in the horizontal register are dumped pixel by pixel onto the floating diffusion (fd) output node whose potential varies linearly with the quantity of charge in each packet. The amount of potential charge is determined by the expression Vfd= Q/Cfd. A three-stage source-follower amplifier is used to buffer this signal voltage off chip with slightly less than unity gain. The translation from the charge domain to the voltage domain is quantified by the output sensitivity or charge to voltage conversion in terms of microvolts per electron (µv/e - ). After the signal has been sampled off chip, the reset clock (R) removes the charge from the floating diffusion and resets its potential to the reset drain voltage (RD). 11

Physical Description Pin Description and Device Orientation Pixel 1,1 1 RL VOUTL VDDL GND H1BINL GND H2SL H1SL H1BL H2BL OGL OGR 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 H2BR H1BR H1SR H2SR GND H1BINR GND VDDR VOUTR RR FD VRDL V1 V2 GND SUB GND GND GND GND GND GND ESD GND V1 V2 VRDR FD Pin Name Description Pin Name Description 1 RL Reset Gate, Left 40 OGL Output Gate, Left 2 VOUTL Video Output, Left 39 FD Fast Line Dump Gate 3 VDDL Vdd, Left 38 RDL Reset Drain, Left 4 GND Ground 37 V1 Vertical Clock, Phase 1 5 H1BINL H1 Last Phase, Left 36 V2 Vertical Clock, Phase 2 6 GND Ground 35 GND Ground 7 H2SL H2 Storage, Left 34 SUB Substrate 8 H1SL H1 Storage, Left 33 GND Ground 9 H1BL H1 Barrier, Left 32 GND Ground 10 H2BL H2 Barrier, Left 31 GND Ground 11 H2BR H2 Barrier, Right 30 GND Ground 12 H1BR H1 Barrier, Right 29 GND Ground 13 H1SR H1 Storage, Right 28 GND Ground 14 H2SR H2 Storage, Right 27 ESD ESD Protection 15 GND Ground 26 GND Ground 16 H1BINR H1 Last Phase, Right 25 V1 Vertical Clock, Phase 1 17 GND Ground 24 V2 Vertical Clock, Phase 2 18 VDDR Vdd, Right 23 RDR Reset Drain, Right 19 VOUTR Video Output, Right 22 FD Fast Line Dump Gate 20 RR Reset Gate, Right 21 OGR Output Gate, Right The pins are on a 0.07 spacing 12

PERFORMANCE Power - Estimated Right Output Disabled 500 450 400 350 Power (mw) 300 250 200 150 100 50 0 0 5 10 15 20 25 30 Horizontal Clock Frequency (MHz) Output Pow er One Output(mW) Vertical Pow er One Output(mW) Horizonatl Pow er (mw) Total Pow er One Output (mw) Figure 7 - Power Frame Rates Continuous Mode 5 4.5 4 Dual output Frame Rate (fps) 3.5 3 2.5 2 1.5 1 0.5 Single output 0 0 5 10 15 20 25 30 Pixel Clock (MHz) Figure 8 - Frame Rates 13

Imaging Performance Image Performance Operational Conditions Unless otherwise noted, the Imaging Performance Specifications are measured using the following conditions: Description Condition Notes Frame time 1732 msec 1 Horizontal clock frequency Light source (LED) Operation 10 MHz Continuous red, green and blue illumination centered at 450, 530 and 650 nm Nominal operating voltages and timing 2, 3 Notes: 1. Electronic shutter is not used. Integration time equals frame time. 2. LEDs used: Blue: Nichia NLPB500, Green: Nichia NSPG500S and Red: HP HLMP-8115. 3. For monochrome sensor, only green LED used. Imaging Performance Specifications KAI-11000M and KAI-11000CM Description Symbol Min. Nom. Max. Units Sampling Plan Temperature(s) Tested At ( C) Notes Test Maximum Photoresponse Nonlinearity Maximum Gain Difference Between Outputs Max. Signal Error due to Nonlinearity Dif. Horizontal CCD Charge Capacity Vertical CCD Charge Capacity Photodiode Charge Capacity Horizontal CCD Charge Transfer Efficiency Vertical CCD Charge Transfer Efficiency NL n/a 2 % Design 2, 3 G n/a 10 % Design 2, 3 NL n/a 1 % Design 2, 3 HNe 139 ke - Design VNe 90 91 ke - Die PNe 58 60 ke - Die HCTE 0.99999 n/a Design VCTE 0.99999 n/a Design 14

Description (cont) Symbol Min. Nom. Max. Units Sampling Plan Temperature(s) Tested At ( C) Notes Test Photodiode Dark Current Photodiode Dark Current Vertical CCD Dark Current Vertical CCD Dark Current Ipd n/a 800 e/p/s Die 27, 40 Ipd n/a 0.15 na/cm 2 Die 27, 40 Ivd n/a 3800 e/p/s Die 27, 40 Ivd n/a 0.5 na/cm 2 Die 27, 40 Image Lag Lag n/a <10 50 e - Design Antiblooming Factor Xab 100 300 n/a Design Vertical Smear Smr n/a -85-75 db Design Total Noise n e-t 30 e - rms Design 4 Dynamic Range DR 66 db Design 5 Output Amplifier DC Offset Output Amplifier Bandwidth Output Amplifier Impedance Output Amplifier Sensitivity V odc 4 9 14 V Die F -3db 106 MHz Die 6 R OUT 100 150 200 Ohms Die V/ N 13 µv/e - Design 15

KAI-11000M Description Symbol Min. Nom. Max. Units Sampling Plan Temperature(s) Tested At ( C) Notes Test Peak Quantum Efficiency Peak Quantum Efficiency Wavelength QE max 45 50 n/a % Design λqe n/a 500 n/a nm KAI-11000CM Description Symbol Min. Nom. Max. Units Sampling Plan Temperature(s) Tested At ( C) Notes Test Peak Quantum Efficiency Red Green Blue QE max 34 37 42 n/a n/a n/a % Design Peak Red Quantum Green Efficiency Blue Wavelength n/a: not applicable λqe 630 550 470 n/a n/a n/a nm Design Notes: 1. Per color. 2. Value is over the range of 10% to 90% of photodiode saturation. 3. Value is for the sensor operated without binning 4. Includes system electronics noise, dark pattern noise and dark current shot noise at 30 MHz. 5. Uses 20LOG(PNe/ n e-t ) 6. Last stage only, Cload=10pF. Then f -3db = (1 / (2π*R out *C load )) 16

Defect Definitions Description Definition Class S Maximum Monochro me with microlens only Class 1 Maximum Color or Monochrom e with or with microlens Class 2 Maximum Color Only with or without microlens Class 2 Maximum Monochro me Only with or without microlens Tempera ture(s) tested at ( C) Note s Test Major dark field defective pixel Major bright field defective pixel Minor dark field defective pixel Defect >= 239 mv 1 1 100 100 200 200 27, 40 Defect >= 15 % 1 2 Defect >= 123 mv 1000 1000 2000 2000 27, 40 1 1 Cluster defect A group of 2 to N contiguous major defective pixels, but no more than W adjacent defects horizontally 1 N=10 W=3 20 N=10 W=3 20 N=10 W=3 20 N=12 W=5 27, 40 1 Column defect A group of more than 10 contiguous major defective pixels along a single column 0 0 10 2 27, 40 1 Notes: 1. There will be at least two non-defective pixels separating any two major defective pixels. Defect Map The defect map supplied with each sensor is based upon testing at an ambient (27 C) temperature. Minor point defects are not included in the defect map. All pixels are referenced to pixel 1,1 in the defect map. 17

Quantum Efficiency Color with Microlens Quantum Efficiency 0.45 0.40 Absolute Quantum Efficiency 0.35 0.30 0.25 0.20 0.15 0.10 0.05 0.00 400 500 600 700 800 900 1000 Wavelength (nm) Red Green Blue Figure 9 - Color with Microlens Quantum Efficiency Using AR Glass Color without Microlens Quantum Efficiency 0.18 0.16 Absolute Quantum Efficiency 0.14 0.12 0.10 0.08 0.06 0.04 0.02 0.00 400 500 600 700 800 900 1000 Wavelength (nm) Red Green Blue Figure 10 - Color without Microlens Quantum Efficiency Using AR Glass 18

Monochrome with Microlens Quantum Efficiency 0.60 0.50 Absolute Quantum Efficiency 0.40 0.30 0.20 0.10 0.00 300 400 500 600 700 800 900 1000 Wavelength (nm) Figure 11 - Monochrome with Microlens Quantum Efficiency Monochrome without Microlens Quantum Efficiency 0.20 0.18 Absolute Quantum Efficiency 0.16 0.14 0.12 0.10 0.08 0.06 0.04 0.02 0.00 400 500 600 700 800 900 1000 Wavelength (nm) Figure 12 - Monochrome without Microlens Quantum Efficiency 19

Angular Quantum Efficiency For the curves marked Horizontal, the incident light angle is varied in a plane parallel to the HCCD. For the curves marked Vertical, the incident light angle is varied in a plane parallel to the VCCD. Monochrome with Lenslets 100% Relative Quantum Efficiency (%) 90% 80% 70% 60% 50% 40% 30% 20% Horizontal Vertical 10% 0% 0 5 10 15 20 25 30 Angle (degress) Color with Lenslets Figure 13 Monochrome with Lenslets Angular Quantum Efficiency 100% Relative Quantum Efficiency 90% 80% 70% 60% 50% 40% 30% Red Green Blue Vertical Horizontal Vertical 20% 10% 0% -25-20 -15-10 -5 0 5 10 15 20 25 Angle (degress) Figure 14 - Color with Lenslets Angular Quantum Efficiency 20

TEST DEFINITIONS Test Regions of Interest Active Area ROI: Pixel 1, 1 to Pixel 4008,2672 Center 100 by 100 ROI: Pixel 1954,1336 to Pixel 2053,1435 Only the active pixels are used for performance and defect tests. OverClocking The test system timing is configured such that the sensor is overclocked in both the vertical and horizontal directions. See Figure 15 for a pictorial representation of the regions. H Pixel 1,1 Horizontal Overclock V Vertical Overclock Figure 15 - Overclock Regions of Interest 21

Tests 1. Dark field defect test This test is performed under dark field conditions. The sensor is partitioned into 384 sub regions of interest, each of which is 167 by 167 pixels in size. In each region of interest, the median value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the defect threshold specified in the Defect Definitions section. 2. Bright field defect test This test is performed with the imager illuminated to a level such that the output is at approximately 40,000 electrons. Prior to this test being performed the substrate voltage has been set such that the charge capacity of the sensor is 60,000 electrons. The average signal level of all active pixels is found. The bright and dark thresholds are set as: Dark defect threshold = Active Area Signal * threshold Bright defect threshold = Active Area Signal * threshold The sensor is then partitioned into 384 sub regions of interest, each of which is 167 by 167 pixels in size. In each region of interest, the average value of all pixels is found. For each region of interest, a pixel is marked defective if it is greater than or equal to the median value of that region of interest plus the bright threshold specified or if it is less than or equal to the median value of that region of interest minus the dark threshold specified. Example for major bright field defective pixels: Average value of all active pixels is found to be 520 mv (40,000 electrons). Dark defect threshold: 520mV * 15% = 78 mv Bright defect threshold: 520mV * 15% = 78 mv Region of interest #1 selected. This region of interest is pixels 1,1 to pixels 167,167. o Median of this region of interest is found to be 520 mv. o Any pixel in this region of interest that is >= (520+78 mv) 598 mv in intensity will be marked defective. o Any pixel in this region of interest that is <= (520-78 mv) 442 mv in intensity will be marked defective. All remaining 384 sub regions of interest are analyzed for defective pixels in the same manner. 22

OPERATION Maximum Ratings Absolute maximum rating is defined as a level or condition that should not be exceeded at any time per the description. If the level or the condition is exceeded, the device will be degraded and may be damaged. Description Symbol Minimum Maximum Units Notes Operating Temperature T OP -50 70 C 1 Humidity RH 5 90 % 2 Output Bias Current Iout 0.0-40 ma 3 Off-chip Load C L 10 pf Notes: 1. Noise performance will degrade at higher temperatures. 2. T=25ºC. Excessive humidity will degrade MTTF. 3. Total for both outputs. Current is -20 ma for each output. Avoid shorting output pins to ground or any low impedance source during operation. Amplifier bandwidth increases at higher current and lower load capacitance at the expense of reduced gain (sensitivity). Operation at these values will reduce MTTF. Maximum Voltage Ratings Between Pins Description Minimum Maximum Units Notes RL, RR, H1BINL, H1BINR, H2SL, H1SL, H1BL, H2BL, H2BR, H1BR, H1SR, H2SR, OGL, OGR to ESD 0 17 V Pin to Pin with ESD Protection -17 17 V 1 VDDL, VDDR to GND 0 25 V Notes: 1. Pins with ESD protection are: RL, RR, H1BINL, H1BINR, H2SL, H1SL, H1BL, H2BL, H2BR, H1BR, H1SR, H2SR, OGL, and OGR. Caution: This device contains limited protection against Electrostatic Discharge (ESD) Devices should be handled in accordance with strict ESD procedures for Class 0 devices (JESD22 Human Body Model) or Class A (Machine Model). Refer to Application Note MTD/PS-0224, Electrostatic Discharge Control Caution: Improper cleaning of the cover glass may damage these devices. Refer to Application Note MTD/PS-0237, Cover Glass Cleaning for Image Sensors 23

DC Bias Operating Conditions Description Symbol Minimum Nominal Maximum Units Maximum DC Current (ma) Notes Output Gate OG -3.0-2.5-2.0 V 1 µa Reset Drain RD 10.5 11.5 12.0 V 1 µa Output Amplifier Supply VDD 14.5 15.0 15.5 V 2 ma 4 Ground GND 0.0 0.0 0.0 V Substrate SUB 8.0 TBD 17.0 V 1 ESD Protection ESD -9.0-8.0-7.0 V 2 Output Bias Current Iout -5-10 ma 3 Notes: 1. The operating of the substrate voltage, Vab, will be marked on the shipping container for each device. The value of Vab is set such that the photodiode charge capacity is 60,000 electrons. 2. VESD must be at least 1 V more negative than H1L and H2L during sensor operation AND during camera power turn on. 3. An output load sink must be applied to Vout to activate output amplifier. 4. The maximum DC current is for one output unloaded. This is the maximum current that the first two stages of one output amplifier will draw. This value is with Vout disconnected. Power Up Sequence 1. Substrate 2. ESD Protection 3. All other biases and clocks. 24

AC Operating Conditions Clock Levels Description Symbol Minimum Nominal Maximum Units Notes Vertical CCD Clock High V2H 7.5 8.0 8.5 V Vertical CCD Clocks Midlevel V1M, V2M -0.2 0.0 0.2 V Vertical CCD Clocks Low V1L, V2L -9.5-9.0-8.5 V Horizontal CCD Clocks Amplitude H1H, H2H 5.8 6.0 6.2 V Horizontal CCD Clocks Low H1L, H2L -4.2-4.0-3.8 V Reset Clock High RH 1.3 1.5 1.7 V Reset Clock Low RL -3.7-3.5-3.3 V Electronic Shutter Voltage Vshutter 39 40 48 V Fast Dump High FDH 4.5 5.0 5.5 V Fast Dump Low FDL -9.5-9.0-8.5 V 1 Notes: 1. FDL can use the same supply as Vertical CCD Clocks Low if desired. Clock Line Capacitances Clocks Capacitance Units Notes V1 to GND 108 nf 1 V2 to GND 118 nf 1 V1 to V2 56 nf H1S to GND 27 pf 2 H2S to GND 27 pf 2 H1B to GND 13 pf 2 H2B to GND 4 pf 2 H1S to H2B and H2S 13 pf 2 H1B to H2B and H2S 13 pf 2 H2S to H1B and H1S 13 pf 2 H2B to H1B and H1S 13 pf 2 H1BIN to GND 20 pf 2 R to GND 10 pf FD to GND 20 pf Notes: 1. Gate capacitance to GND is voltage dependent. Value is for nominal VCCD clock voltages. 2. For nominal HCCD clock voltages, these values are for half of the imager (H1SL, H1BL, H2SL, H2BL and H1BINL or H1SR, H1BR, H2SR, H2BR and H1BINR). 25

Timing Requirements Description Symbol Minimum Nominal Maximum Units Notes HCCD Delay T HD 3.0 3.5 10.0 µs VCCD Transfer time T VCCD 3.0 3.5 20.0 µs Photodiode Transfer time T V3rd 8.0 10.0 15.0 µs VCCD Pedestal time T 3P 100.0 120.0 200.0 µs VCCD Delay T 3D 15.0 20.0 80.0 µs Reset Pulse time T R 2.5 5.0 ns Shutter Pulse time T S 3.0 4.0 10.0 µs Shutter Pulse delay T SD 1.0 1.5 10.0 µs HCCD Clock Period T H 33 200 ns VCCD rise/fall time T VR 0.0 0.1 1.0 µs Fast Dump Gate delay T FD 0.5 µs Vertical Clock Edge Alignment T VE 0.0 100 ns 26

Main Timing Continuous Mode Vertical Frame Timing Line Timing Repeat for 2721 Lines Figure 16 - Main Timing - Continuous Mode 27

Frame Timing Continuous Mode Frame Timing without Binning V1 V1M V1L V1H T L T V3rd T L V2 T 3P T 3D V2M V2L H1, H1BIN H2 2720 Line 2721 Line 1 H1H, H1BINH H1L, H1BINL H2H H2L Figure 17 - Framing Timing without Binning Frame Timing for Vertical Binning by 2 V1 T L T V3rd T L 3 x T VCCD V2 Line 1360 T 3P T 3D Line 1361 Line 1 H1, H1BIN H2 Figure 18 - Frame Timing for Vertical Binning by 2 28

Frame Timing Edge Alignment V1 V1M V1L V2H V2M V2 T VE V2L Figure 19 - Frame Timing Edge Alignment 29

Line Timing Continuous Mode Line Timing Single Output T L V1 V2 T VCCD T HD H1, H1BIN H2 R pixel count 1 2 3 4 5 6 23 24 25 26 27 28 4053 4054 4055 4056 4057 4058 4073 4074 4075 4076 Figure 20 - Line Timing Single Output Line Timing Dual Output Left Output V1 T L V2 T VCCD T HD H1, H1BIN H2 R pixel count 1 2 3 4 5 6 23 24 25 26 27 28 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 Figure 21 - Line Timing Dual Output Left Output 30

Line Timing Dual Output Right Output T L V1 V2 T VCCD T HD H1, H1BIN H2 R pixel count 1 2 3 4 5 6 23 24 25 26 27 28 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 Figure 22 Line Timing Dual Output Right Output Line Timing Vertical Binning by 2 V1 T L V2 T VCCD T HD H1, H1BIN H2 R pixel count 1 2 3 4 5 23 24 25 26 27 28 4053 4054 4055 4056 4057 4058 4073 4074 4075 4076 Figure 23 - Line Timing Vertical Binning by 2 31

Line Timing Detail V1 V2 T VCCD T H T HD H1, H1BIN H2 R Figure 24 - Line Timing Detail Line Timing Binning by 2 Detail V1 V2 T VCCD T H T HD H1, H1BIN H2 R Figure 25 - Line Timing by 2 Detail 32

Line Timing Edge Alignment T VCCD V1 V2 T VE T VE Figure 26 - Line Timing Edge Alignment 33

Pixel Timing Continuous Mode V1 V2 H1, H1BIN H2 Pixel Count 1 2 3 4 5 23 24 25 26 R Vout Dummy Pixels Light Shielded Pixels Photosensitive Pixels Figure 27 - Pixel Timing Pixel Timing Detail R H1, H1BIN H2 t R RH RL H1H, H1BINH H1L, H1BINL H2H H2L VOUT Figure 28 - Pixel Timing Detail 34

Fast Line Dump Timing φfd φv1 φv2 T FD T VCCD T FD T VCCD φh1 φh2 Figure 29 - Fast Line Dump Timing 35

Electronic Shutter Electronic Shutter Line Timing φv1 φv2 T VCCD VShutter T HD T S VSUB T SD φh1 φh2 φr Figure 30 - Electronic Shutter Line Timing Electronic Shutter Integration Time Definition φv2 VShutter Integration Time VSUB Figure 31 - Integration Time Definition 36

Electronic Shutter Description The voltage on the substrate (SUB) determines the charge capacity of the photodiodes. When SUB is 8 volts the photodiodes will be at their maximum charge capacity. Increasing VSUB above 8 volts decreases the charge capacity of the photodiodes until 40 volts when the photodiodes have a charge capacity of zero electrons. Therefore, a short pulse on SUB, with a peak amplitude greater than 40 volts, empties all photodiodes and provides the electronic shuttering action. It may appear the optimal substrate voltage setting is 8 volts to obtain the maximum charge capacity and dynamic range. While setting VSUB to 8 volts will provide the maximum dynamic range, it will also provide the minimum antiblooming protection. The KAI-11000 VCCD has a charge capacity of 90,000 electrons (90 ke - ). If the SUB voltage is set such that the photodiode holds more than 90 ke -, then when the charge is transferred from a full photodiode to VCCD, the VCCD will overflow. This overflow condition manifests itself in the image by making bright spots appear elongated in the vertical direction. The size increase of a bright spot is called blooming when the spot doubles in size. VSUB voltage provides lower dynamic range and maximum antiblooming protection. The optimal setting of VSUB is written on the container in which each KAI-11000 is shipped. The given VSUB voltage for each sensor is selected to provide antiblooming protection for bright spots at least 100 times saturation, while maintaining at least 60 ke - of dynamic range. The electronic shutter provides a method of precisely controlling the image exposure time without any mechanical components. If an integration time of T INT is desired, then the substrate voltage of the sensor is pulsed to at least 40 volts T INT seconds before the photodiode to VCCD transfer pulse on V2. Use of the electronic shutter does not have to wait until the previously acquired image has been completely read out of the VCCD. The blooming can be eliminated by increasing the voltage on SUB to lower the charge capacity of the photodiode. This ensures the VCCD charge capacity is greater than the photodiode capacity. There are cases where an extremely bright spot will still cause blooming in the VCCD. Normally, when the photodiode is full, any additional electrons generated by photons will spill out of the photodiode. The excess electrons are drained harmlessly out to the substrate. There is a maximum rate at which the electrons can be drained to the substrate. If that maximum rate is exceeded, (for example, by a very bright light source) then it is possible for the total amount of charge in the photodiode to exceed the VCCD capacity. This results in blooming. 37 The amount of antiblooming protection also decreases when the integration time is decreased. There is a compromise between photodiode dynamic range (controlled by VSUB) and the amount of antiblooming protection. A low VSUB voltage provides the maximum dynamic range and minimum (or no) antiblooming protection. A high

STORAGE AND HANDLING Storage Conditions Description Symbol Minimum Maximum Units Notes Storage Temperature T ST -20 80 C 1 Humidity RH 5 90 % 2 Notes: 1. Long-term exposure toward the maximum temperature will accelerate color filter degradation. 2. T=25ºC. Excessive humidity will degrade MTTF. ESD 1. This device contains limited protection against Electrostatic Discharge (ESD). CCD image sensors can be damaged by electrostatic discharge. Failure to do so may alter device performance and reliability. 2. Devices should be handled in accordance with strict ESD procedures for Class 0 (<250V per JESD22 Human Body Model test), or Class A (<200V JESD22 Machine Model test) devices. Devices are shipped in static-safe containers and should only be handled at static-safe workstations. 3. See Application Note MTD/PS-0224 Electrostatic Discharge Control for Image Sensors for proper handling and grounding procedures. This application note also contains recommendations for workplace modifications for the minimization of electrostatic discharge. 4. Store devices in containers made of electro-conductive materials. Cover Glass Care and Cleanliness 1. The cover glass is highly susceptible to particles and other contamination. Perform all assembly operations in a clean environment. 2. Touching the cover glass must be avoided 3. Improper cleaning of the cover glass may damage these devices. Refer to Application Note MTD/PS-0237 Cover Glass Cleaning for Image Sensors Environmental Exposure 1. Do not expose to strong sun light for long periods of time. The color filters and/or microlenses may become discolored. Long time exposures to a static high contrast scene should be avoided. The image sensor may become discolored and localized changes in response may occur from color filter/microlens aging. 2. Exposure to temperatures exceeding the absolute maximum levels should be avoided for storage and operation. Failure to do so may alter device performance and reliability. 3. Avoid sudden temperature changes. 4. Exposure to excessive humidity will affect device characteristics and should be avoided. Failure to do so may alter device performance and reliability. 5. Avoid storage of the product in the presence of dust or corrosive agents or gases. Long-term storage should be avoided. Deterioration of lead solderability may occur. It is advised that the solderability of the device leads be re-inspected after an extended period of storage, over one year. 38

Soldering Recommendations 1. The soldering iron tip temperature is not to exceed 370ºC. Failure to do so may alter device performance and reliability. 2. Flow soldering method is not recommended. Solder dipping can cause damage to the glass and harm the imaging capability of the device. Recommended method is by partial heating. Kodak recommends the use of a grounded 30W soldering iron. Heat each pin for less than 2 seconds duration. 39

MECHANICAL DRAWINGS Package Figure 32 - Package Drawing Note: See Available Part Configurations for a description of the marking code. 40

Die to Package Alignment Figure 33 - Die to Package Alignment 41

Glass Coat Both Sides 0.020R [0.50] (Typ. 8 plcs.) Ref. AR coat area Chamfer 0.020" [0.50] (Typ. 4 plcs.) Epoxy: NC0-150 HB Thk. 0.002" - 0.005" Chamfer 0.008" [0.20] 8 plcs.) (Typ. NOTES: 1. Multi-Layer Anti-Reflective Coating on 2 sides: Double Sided Reflectance: Range (nm) 420-450 nm < 2% 450-630 nm < 1% 630-680 nm < 2% 2. Dust, Scratch specification - 20 microns max. 3. Substrate - Schott D-263 or Equivalent 4. Epoxy: NCO-150HB Thickness: 0.002" - 0.005" Figure 34 - Glass Drawing 42

Glass Transmission 10 0 90 80 70 Transmission (%) 60 50 40 30 20 10 0 200 300 400 500 600 700 800 900 Wavelength (nm) Figure 35 AR Glass Transmission 43

QUALITY ASSURANCE AND RELIABILITY Quality Strategy: All image sensors will conform to the specifications stated in this document. This will be accomplished through a combination of statistical process control and inspection at key points of the production process. Typical specification limits are not guaranteed but provided as a design target. For further information refer to ISS Application Note MTD/PS-0292, Quality and Reliability. Replacement: All devices are warranted against failure in accordance with the terms of Terms of Sale. This does not include failure due to mechanical and electrical causes defined as the liability of the customer below. Liability of the Supplier: A reject is defined as an image sensor that does not meet all of the specifications in this document upon receipt by the customer. Liability of the Customer: Damage from mechanical (scratches or breakage), electrostatic discharge (ESD) damage, or other electrical misuse of the device beyond the stated absolute maximum ratings, which occurred after receipt of the sensor by the customer, shall be the responsibility of the customer. ESD Precautions: Devices are shipped in static-safe containers and should only be handled at staticsafe workstations. See ISS Application Note MTD/PS-0224, Electrostatic Discharge Control, for handling recommendations. Reliability: Information concerning the quality assurance and reliability testing procedures and results are available from the Image Sensor Solutions and can be supplied upon request. For further information refer to ISS Application Note MTD/PS-0292, Quality and Reliability. Test Data Retention: Image sensors shall have an identifying number traceable to a test data file. Test data shall be kept for a period of 2 years after date of delivery. Mechanical: The device assembly drawing is provided as a reference. The device will conform to the published package tolerances. 44

ORDERING INFORMATION Available Part Configurations Type Description Glass Configuration Marking Code KAI-11000 Monochrome without microlens Taped on Cover Glass KAI-11000M Monochrome with microlens Sealed AR Coated Both Sides KAI-11000C Color without microlens Sealed AR Coated Both Sides KAI-11000CM Color with microlens Sealed AR Coated Both Sides KAI-11000 Serial Number KAI-11000M Serial Number KAI-11000C Serial Number KAI-11000 CM Serial Number Please contact Image Sensor Solutions for available part numbers. Address all inquiries and purchase orders to: Image Sensor Solutions Eastman Kodak Company Rochester, New York 14650-2010 Phone : (585) 722-4385 Fax : (585) 477-4947 E-mail : imagers@kodak.com Kodak reserves the right to change any information contained herein without notice. All information furnished by Kodak is believed to be accurate. WARNING: LIFE SUPPORT APPLICATIONS POLICY Kodak image sensors are not authorized for and should not be used within Life Support Systems without the specific written consent of the Eastman Kodak Company. Product warranty is limited to replacement of defective components and does not cover injury or property or other consequential damages. 45

REVISION CHANGES Revision Number Description of Changes 1 Initial formal release 2 Page 16 - Addition of class 1 defect description. 3 4 Removed Low Dark Current Mode Removed IR Glass option Page 16: Defect class definitions changed Class 1: Monochrome or Color Class 2: Color only Page 23: Changed VCCD Pedastal time, T3p values was (50,60,80), now (100,120,200) for min, nom, max Page 21: A caution was added for cover glass protective tape that is used on each sensor. Page 38: Changed glass drawing from IR to MAR. Page 6 Updated architecture. The right buffer columns were incorrectly labeled 12. The correct count is 13. The right light shield columns were incorrectly labeled as 20. The correct count is 19. The number of dark rows above the fast line dump was incorrectly labeled as 16. The correct count is 17. Note: the device has not physically changed; the drawing was only incorrectly labeled. Added paragraphs concerning use of dark rows and columns. Page 17: Updated defect definitions table. Page 18: Added color without microlens quantum efficiency graph. Page 19 Added monochrome without microlens quantum efficiency graph. Page 20: Updated angular quantum efficiency figures. Page 23: Added Maximum Voltage Ratings Between Pins table. Page 23: Removed note concerning cover glass protective tape. Page 24: Updated Rd maximum bias voltage. Added power up sequence. Page 24 Added note 4. Pages 27 to 31 Updated all timing diagrams with respect to changes in architecture as shown on page 6. Page 37 5 th paragraph changed 70ke to 60ke. Page 38: Updated storage and handling section. Page 40: Updated package drawing. Page 41: Updated die to package alignment drawing. Page 44: Updated quality assurance and reliability section. Page 45: Updated available part configuration table 46