ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

Similar documents
ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

ECSE 6300 IC Fabrication Laboratory Lecture 10 Device Characterization. Die Image

MOSFET & IC Basics - GATE Problems (Part - I)

Solid State Device Fundamentals

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

NAME: Last First Signature

MOS Field Effect Transistors

Design cycle for MEMS

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

INTRODUCTION: Basic operating principle of a MOSFET:

Semiconductor Physics and Devices

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

8. Characteristics of Field Effect Transistor (MOSFET)

Alternatives to standard MOSFETs. What problems are we really trying to solve?

Introduction to Electronic Devices

I E I C since I B is very small

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Basic Fabrication Steps

ECE 340 Lecture 40 : MOSFET I

Session 10: Solid State Physics MOSFET

EE301 Electronics I , Fall

Organic Electronics. Information: Information: 0331a/ 0442/

Sub-Threshold Region Behavior of Long Channel MOSFET

Lecture-45. MOS Field-Effect-Transistors Threshold voltage

Layout of a Inverter. Topic 3. CMOS Fabrication Process. The CMOS Process - photolithography (2) The CMOS Process - photolithography (1) v o.

Electronic Circuits for Mechatronics ELCT 609 Lecture 6: MOS-FET Transistor

MOSFET Terminals. The voltage applied to the GATE terminal determines whether current can flow between the SOURCE & DRAIN terminals.

Chapter 2 : Semiconductor Materials & Devices (II) Feb

Lecture 16: MOS Transistor models: Linear models, SPICE models. Context. In the last lecture, we discussed the MOS transistor, and

Three Terminal Devices

ECE 340 Lecture 37 : Metal- Insulator-Semiconductor FET Class Outline:

EE5320: Analog IC Design

Lecture #29. Moore s Law

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

High Voltage Normally-off GaN MOSC- HEMTs on Silicon Substrates for Power Switching Applications

Improved Inverter: Current-Source Pull-Up. MOS Inverter with Current-Source Pull-Up. What else could be connected between the drain and V DD?

Topic 3. CMOS Fabrication Process

Lecture 13. Metal Oxide Semiconductor Field Effect Transistor (MOSFET) MOSFET 1-1

EECS130 Integrated Circuit Devices

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

UNIT 3: FIELD EFFECT TRANSISTORS

Solid State Devices- Part- II. Module- IV

4.1 Device Structure and Physical Operation

ECE 440 Lecture 39 : MOSFET-II

Characterization of SOI MOSFETs by means of charge-pumping

TECHNO INDIA BATANAGAR (DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING) QUESTION BANK- 2018

INTRODUCTION TO MOS TECHNOLOGY

EE105 Fall 2015 Microelectronic Devices and Circuits: MOSFET Prof. Ming C. Wu 511 Sutardja Dai Hall (SDH)

LECTURE 09 LARGE SIGNAL MOSFET MODEL

Lecture 15. Field Effect Transistor (FET) Wednesday 29/11/2017 MOSFET 1-1

MOS Capacitance and Introduction to MOSFETs

value of W max for the device. The at band voltage is -0.9 V. Problem 5: An Al-gate n-channel MOS capacitor has a doping of N a = cm ;3. The oxi

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

Analog IC Design. Lecture 1,2: Introduction & MOS transistors. Henrik Sjöland. Dept. of Electrical and Information Technology

6.012 Microelectronic Devices and Circuits

VLSI Design I. The MOSFET model Wow!

Why Scaling? CPU speed Chip size R, C CPU can increase speed by reducing occupying area.

Experiment 3. 3 MOSFET Drain Current Modeling. 3.1 Summary. 3.2 Theory. ELEC 3908 Experiment 3 Student#:

High Voltage and MEMS Process Integration

Laboratory #5 BJT Basics and MOSFET Basics

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

Week 9a OUTLINE. MOSFET I D vs. V GS characteristic Circuit models for the MOSFET. Reading. resistive switch model small-signal model

Fin-Shaped Field Effect Transistor (FinFET) Min Ku Kim 03/07/2018

Department of Electrical Engineering IIT Madras

3-D Modelling of the Novel Nanoscale Screen-Grid Field Effect Transistor (SGFET)

problem grade total

LECTURE 14. (Guest Lecturer: Prof. Tsu-Jae King) Last Lecture: Today:

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

COLLECTOR DRAIN BASE GATE EMITTER. Applying a voltage to the Gate connection allows current to flow between the Drain and Source connections.

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

97.398*, Physical Electronics, Lecture 21. MOSFET Operation

Field Effect Transistors (FET s) University of Connecticut 136

Unit III FET and its Applications. 2 Marks Questions and Answers

MOSFET Parasitic Elements

Chapter 1. Introduction

MOS Transistor Theory

EE 410: Integrated Circuit Fabrication Laboratory

Power MOSFET Zheng Yang (ERF 3017,

55:041 Electronic Circuits

USCi MOSFET progress (ARL HVPT program)

Introduction to VLSI ASIC Design and Technology

Depletion-mode operation ( 공핍형 ): Using an input gate voltage to effectively decrease the channel size of an FET

Field Effect Transistor (FET) FET 1-1

Nanosecond Thermal Processing for Self-Aligned Silicon-on-Insulator Technology

The Design and Realization of Basic nmos Digital Devices

ITT Technical Institute. ET215 Devices 1. Unit 8 Chapter 4, Sections

MODULE-2: Field Effect Transistors (FET)

Prof. Paolo Colantonio a.a

MOSFET in ON State (V GS > V TH )

CMOS Digital Integrated Circuits Lec 2 Fabrication of MOSFETs

FET. Field Effect Transistors ELEKTRONIKA KONTROL. Eka Maulana, ST, MT, M.Eng. Universitas Brawijaya. p + S n n-channel. Gate. Basic structure.

EE 330 Lecture 19. Bipolar Devices

UNIT-VI FIELD EFFECT TRANSISTOR. 1. Explain about the Field Effect Transistor and also mention types of FET s.

Semiconductor Devices

Mechanis m Faliures. Group Leader Jepsy 1)Substrate Biasing 2) Minority Injection. Bob 1)Minority-Carrier Guard Rings

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families

Transcription:

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs Prof. Rensselaer Polytechnic Institute Troy, NY 12180 Office: CII-6229 Tel.: (518) 276-2909 e-mails: luj@rpi.edu http://www.ecse.rpi.edu/courses/s18/ecse 6300/index.html 9-1 Lecture Outline MOSFET Structures MOS Physics Accumulation, Depletion and Inversion Threshold Voltage I-V Characteristics MOSFET Process Chip Layout Note: The lecture slides were prepared based on the original materials written by Profs. T.P. Chow and J.-Q. Lu 9-2

FabLab Goal: n-channel MOSFETs Source Gate Drain Poly Si Gate Oxide ILD n+ Channel n+ P Substrate 15 Weeks 4 Masks 1 Ion Implant Tools: Furnaces (2) P5000 OAI Aligner RIE etcher (Trion, Alcatel) Sputter Wet bench 9-3 P-type Flatband Condition Ideal MOS Structure N-type V FB = m [ + (E C -E F )/q] = 0 9-4

Accumulation 9-5 Depletion 9-6

Inversion 9-7 Surface Potential Semiconductor Surface q E g E C q S ( S >0) Insulator ~10 nm (x) q B P Type Semiconductor qn x A Q n E i E F E V S < 0 Accumulation S = 0 Flatband B > S >0 Depletion S > B Inversion Surface charge density Q S can be obtained by solving the Poisson s equation Q S 9-8

Basic MOS Physics Surface Charge vs. S Under accumulation,, Under depletion, 2 2 Under strong inversion, when 2 2 ln 2 S kt exp 2 C Q S S 9-9 Quasi Static MOS Capacitance For V G << 0, For 0 < V G < 2 B, For V G > 2 B, Inversion layer shields electric field from penetrating into the semiconductor bulk. Do the minority carriers follow the ac gate signal? (a) Low frequency (b) High frequency (c) Deep depletion (pulse) 9-10

Basic MOS Physics Threshold Voltage, V T Threshold voltage is the minimum gate voltage at which the strong inversion exists Oxide field: 9-11 Oxide and Interface Charges It is convenient to define a net effective oxide charge per unit area Q 1 t 0 ox t ox ( x' t ox so that V FB = MS -Q/C ox ) ( x') dx' Besides Q it and Q f, Q m (alkali ion charge, positive) and Q ot (oxide trap charge, positive or negative) are also possible: Q = Q f + Q it + Q m + Q ot 9-12

Threshold Voltage Non Ideal MOS Non-ideal MOS factors include: (a) Metal-Semiconductor work function difference, MS = ( m - S ) = ( B + ox ) - ( + E g /2q + B ) (b) Fixed oxide charges (Q f ), (c) Mobile ion charges in the oxide (Q m ), (d) Interface state charges (Q it ). V T V T = V T ideal + MS + (Q f +Q m +Q it )/C ox V T ideal + MS + Q f /C ox 9-13 Threshold Voltage Gate Oxide vs. Field Oxide 9-14

MOSFET Basic Operation: A field-induced channel to connect two adjacent source and drain junctions. MOSFET Features: 4 th terminal (substrate or backgate terminal) MOS-induced channel Pinchoff near the drain end Parasitic npn 9-15 MOSFET Assumptions: V SB = 0 and V DS > 0 If V GS > V T, a layer of inversion electrons is formed and flows from the source region to the drain. The electrical current, corresponding to this electron flow, I DS, flows from the drain to the source. If V GS < V T, I DS 0. This is an Enhancement-Mode, N-Channel MOSFET When V SB > 0, V T increases. Other types of MOSFETs: Depletion-Mode, N-Channel Enhancement-Mode, P-Channel Depletion-Mode, P-Channel 9-16

MOSFET 9-17 MOSFET Type of MOSFETs Enhancement Mode, N Channel Depletion Mode, N Channel Enhancement Mode, P Channel Depletion Mode, P Channel V T I DS > 0 > 0 < 0 > 0 < 0 < 0 > 0 < 0 9-18

MOSFET A unipolar carrier device. Minority carriers in the surface channel are separated from the majority carriers in the substrate by a space-charge or depletion layer. Carriers are transported across the channel by drift. Current condition continues even when the inversion layer disappears on the drain end. 9-19 MOSFET 9-20

MOSFET Channel Resistance Gate voltage exceeds threshold voltage to induce an inversion layer in the channel region (Vertical electric field across the gate oxide) Drain voltage to cause electron flow from source to drain (Lateral electric field to drift electrons across the channel) 9-21 MOSFET Channel Resistance Inversion charge Q n = C ox ( V G -V T ) Gradual Channel Approximation dr = dy / (Z ns Q n (y)) Q n (y) = C ox [V GS -V T - V(y)] dv = I D dr At low drain voltages (linear region), and MOSFET acts as a gatecontrolled resistor Z: Channel width L: Channel length 9-22

MOSFET Channel Pinch off With increasing drain voltage V DS =V GS V T (i.e., V GD =V T ) 2 S Channel length modulation: V V L DS DS, sat qn A 9-23 MOSFET I V Characteristics In the linear region, I Z D gm V DS ns VGS L At pinch off and beyond (saturation region), g I D m, sat Z nsc 2L Z nsc L ox ox ( V V G G C ox V V T T V 2 ) DS MOSFET acts as a current source 2 S Channel length modulation: V V L DS DS, sat qn A 9-24

Start Material P Substrate Starting wafers (75) (100), 10 cm, P type Scribe wafers number IDs 9-25 Field Oxide P Substrate Field Oxide Mask #: M1 Active Area RCA clean Grow oxide 1 m 1000C, dry/wet/dry/n2 Pattern field oxide Etch field oxide Plasma/BHF Strip PR Function: Device isolation, cross talk suppression Device Parameter: Field Threshold: >20 V desired 9-26

Field Oxide Poly Si Gate P Substrate Gate Definition Gate Oxide (100nm) Mask #: M2 Gate RCA clean Function: MOS gate electrode Device Parameter MOS Threshold Voltage: 0.7 1.5 V desired Poly Si: < 5 k/square sheet resistance desired Grow gate oxide: 100 nm 1000C dry O2/N2 (30min) CVC Sputter: a Si 800 nm Bruce Furnace: annealing @ 1000 o C 1hr Pattern gate Plasma etch Poly Si N+ Implantation: Arsenic 4e15cm 2, 150keV Anneal at 1000 o Cafter ILD 9-27 Field Oxide Poly Si Gate N + Source/Drain n+ n+ P Substrate n + (As) Function: Access regions to MOS channel Junction Depth: 0.5 m targeted Device Parameter R source, R drain <500 /square sheet resistance desired Pirahna clean BOE etch (leave <30 nm oxide) N+ Implantation Arsenic 2e15cm 2, 150keV Strip PR 9-28

Source Gate and Source/Drain Contacts Gate P Substrate ILD Drain n+ n+ Mask #: M5 Contacts Pirahna clean BOE Ox etch Function: Transistor access to metallization Device Parameters Specific contact resistivity: <10 cm 2 desired 1 m ILD (oxide) deposition (P5000) Densify ILD and activate implants (1000 o C/N2) Pattern gate and Source/drain contacts Etch oxide: Plasma (BHF dip) 9-29 Source Gate Metallization Drain ILD n+ n+ P Substrate Mask #: M6 Metallization Al/1% Si sputter deposition: 1.2 µm Pattern metal Etch Al/Si Plasma or wet etch Back side Al metal deposition Metal sintering Function: Transistor access to outside Device Parameters Metal sheet resistance: 0.1 /square desired 9-30