Contents Paper Session 5 S5-1 S5-2 S5-3 S5-4 Poster Session SP-1 SP-2 SP-3 SP-4 SP-5 SP-6

Similar documents
Turning Challenges into Opportunities

Ching-Yi Wang ( 王靜怡 )

Organized by: Main Sponsors: Co-sponsors:

Durham Research Online

~ / (1993/9~1999/6) Ro-Min Weng ( ) 1999/8

B.S. (2010) in Communication Engineering from Yuan Ze University, Taiwan.

個人著作一覽表 : 請參照國科會現行格式 B. 研討會論文

List of Directly Owned Subsidiaries Board of Directors and Supervisors

List of Directly Owned Subsidiaries Board of Directors and Supervisors

Course Outcome of M.Tech (VLSI Design)

Present Position: Professor of Economics & Director of Research and Development Office, College of Social Sciences, National Taiwan University

Research Achievements:Conference Paper

Professor, Graduate Institute of Electro-Optical Engineering ( ~) Chairman, Institute of Engineering Science and Technology ( ~)

S A F TAIWANESE PHOTOGRAPHERS. 1890s The Silver Halide Era Aura of Times. Curated by Chang Chao-Tang and Chien Yun-Ping

Vol. 2, Issue I, Jan ISSN

List of Directly Owned Subsidiaries Board of Directors and Supervisors

Design and Implementation of a WCDMA Uplink Baseband Receiver IC

Inventec Corporation 2017 director candidates.

CS 6135 VLSI Physical Design Automation Fall 2003

Introduction to CMC 3D Test Chip Project

Design and implementation of readout circuit on glass substrate with digital correction for touch-panel applications

IMAGE TYPE WATER METER CHARACTER RECOGNITION BASED ON EMBEDDED DSP

HOW TO SIMULATE AND REALIZE A DISAPPEARED CITY AND CITY LIFE?

Analysis and Processing of Power Output Signal of 200V Power Devices

2014 International Symposium on Semiconductor Manufacturing Intelligence (ISMI2014) August 16-18, 2014, Palais de Chine Hotel, Taipei, Taiwan.

Computer Aided Design of Electronics

Annual Convention Recap

S-band gain-clamped grating-based erbiumdoped fiber amplifier by forward optical feedback technique

IN RECENT years, the phase-locked loop (PLL) has been a

Room C Fast Estimation of State of Charge for Lithium-ion Battery. A 200W MPPT Boost Converter for BIPV Applications with Integrated Controller

Assistant Professor, Department of Finance, National Chengchi University, Taiwan

Chapter 1 Introduction to VLSI Testing

Conference Program. 6 th December School of Law Singapore Management University

An Embedded Low Transistor Count 8-bit Analog-to-digital Converter Using a Binary Searching Method

An Area-efficient DLL based on a Merged Synchronous Mirror Delay Structure for Duty Cycle Correction

Computer Logical Design Laboratory

Signature Anaysis For Small Delay Defect Detection Delay Measurement Techniques

Reduced Stress and Fluctuation for the Integrated -Si TFT Gate Driver on the LCD

Exploring the Basics of AC Scan

(ISNE 2010) IEEE. Next-Generation Electronics. Kaohsiung, Taiwan International Symposium on November 2010 CFP1060J-PRT

Datorstödd Elektronikkonstruktion

Research of Antenna for Microwave Energy Transmission System for IOT

The 14th International Conference on Automation Technology

Design of Baugh Wooley Multiplier with Adaptive Hold Logic. M.Kavia, V.Meenakshi

ANALOG-TO-DIGITAL converters (ADCs) are important

Design and Analysis of a Portable High-Speed Clock Generator

CMOS VLSI IC Design. A decent understanding of all tasks required to design and fabricate a chip takes years of experience

Program Schedule AT1-2 TRB 235

Self-Test Designs in Devices of Avionics

A Courseware about Microwave Antenna Pattern

Efficient Shift-Add Multiplier Design Using Parallel Prefix Adder

Invitation to Hong Kong and Mainland China Capital Market Forum "SZ-HK Stock Connect Insights"

FOR contemporary memories, array structures and periphery

Journal Papers. No. Title

WITH the rapid evolution of liquid crystal display (LCD)

PAPER A Low-Cost Bit-Error-Rate BIST Circuit for High-Speed ADCs BasedonGrayCoding

THIS paper deals with the generation of multi-phase clocks,

2014 International Symposium on Next-Generation Electronics (ISNE 2014) Tao-Yuan, Taiwan 7-10 May IEEE Catalog Number: ISBN:

POST-CONGRESS REPORT

Updated on Nov. 20, 2018

EECS 579 Fall What is Testing?

Fault Tolerance and Reliability Techniques for High-Density Random-Access Memories (Hardcover) by Kanad Chakraborty, Pinaki Mazumder

Energy-efficient Spread Second Capacitor Capacitive DAC for SAR ADC

The Electronic Design Automation (EDA) Lab

Available online at ScienceDirect. Procedia Computer Science 57 (2015 )

A wide-range all-digital duty-cycle corrector with output clock phase alignment in 65 nm CMOS technology

DAC FOR HIGH SPEED AND LOW POWER APPLICATIONS USING ABACUS

A 82.5% Power Efficiency at 1.2 mw Buck Converter with Sleep Control

DIGITAL wireless communication applications such as

Brain Research Center. Hsinchu,, Taiwan

Issues and Challenges of Analog Circuit Testing in Mixed-Signal SOC

An affordable breast cancer detection device using NIR has produced

A DUAL-EDGED TRIGGERED EXPLICIT-PULSED LEVEL CONVERTING FLIP-FLOP WITH A WIDE OPERATION RANGE

Fast-lock all-digital DLL and digitally-controlled phase shifter for DDR controller applications

In the previous chapters, efficient and new methods and. algorithms have been presented in analog fault diagnosis. Also a

DESIGN OF AREA EFFICIENT TRUNCATED MULTIPLIER FOR DIGITAL SIGNAL PROCESSING APPLICATIONS

SAF ANALYSES OF ANALOG AND MIXED SIGNAL VLSI CIRCUIT: DIGITAL TO ANALOG CONVERTER

Design of Spread-Spectrum Communication System Based on FPGA

Chinese American Semiconductor Professional Association. David W. Wang. February 25, 2005

An All-digital Delay-locked Loop using a Lock-in Pre-search Algorithm for High-speed DRAMs

INTELLIGENT TECHNOLOGIES FOR ADVANCING AND SAFEGUARDING AUSTRALIA

Design of Dual Mode DC-DC Buck Converter Using Segmented Output Stage

Low Power and High Performance Level-up Shifters for Mobile Devices with Multi-V DD

Fast Estimation and Mitigation of Substrate Noise in Early Design Stage for Large Mixed Signal SOCs Shi-Hao Chen, Hsiung-Kai Chen, Albert Li

CACS 2017 PROGRAM SCHEDULE. Time: 08:30 09:50, Nov. 13, 2017 Prof. Shun-Feng Su MM-1. Paper ID Paper Title Author(s)

Director / Indepen dent Director. Share holder No / ID No. Amount of Shares Held (Unit: Share) [Note] 299,968,639. Academic Attainments

Blockage and Voltage Island-Aware Dual-VDD Buffered Tree Construction

EECS150 - Digital Design Lecture 28 Course Wrap Up. Recap 1

Greater China s Quest for Innovation. Edited by Henry S. Rowen, Marguerite Gong Hancock, and William F. Miller

Failure Modes and Effect Analysis (FMEA) for Semiconductor Industry

4202 E. Fowler Ave., ENB118, Tampa, Florida kose

ASICs Concept to Product

PHASE-LOCKED loops (PLLs) are widely used in many

Yushima-Seido-Taiseiden, Shrine of Confucius. Early Summer in a Southern Country. 3 MURAKAMI Mura? Impression of Malan Tribe 1934 Gouache on Paper

Broadband Methodology for Power Distribution System Analysis of Chip, Package and Board for High Speed IO Design

Totally Self-Checking Carry-Select Adder Design Based on Two-Rail Code

Multi-Project Chip Service for University and Industry in Taiwan

TODAY S electronic systems are becoming more complex

WRTLT'16 Program The Seventeenth Workshop on RTL and High Level Testing November 24-25, 2016, Aki Grand Hotel, Hiroshima, JAPAN

ISSN:

Transcription:

Monday July 10th Registration & Reception (Hostel) Lunch (Oriental, Lalu) Tutorial 1 Chair: Prof. S.-M. Li, NSYSU Lecturer: Prof. Gang Qu, UMD, US "Challenges about Hardware Security" Break & Check-in Tutorial 2 Chair: Prof. S.-M. Li, NSYSU Lecturer: Prof. Charles H.-P. Wen "Study on Soft Error Rate (SER): Past, Present, and Future" Break & Check-in Reception (Lake-view, Lalu) Agenda At-a-Glance The 3rd VTTF 2017 Technical Session Chair: Prof. T.-C. Huang The 3rd VTTF 2017 Discussions Chair: Prof. T.-C. Huang 09:00 09:10 09:50 10:00 10:10 10:50 11:10 11:30 11:40 12:00 12:10 13:30 14:00 14:15 14:20 15:20 15:30 16:00 16:45 16:50 17:30 17:50 18:00 20:00 21:30 Tuesday July 11th Opening Keynote Speech Prof. Seiji Kajihara, KyuTech, Japan "Right Power Testing for Scan-Based BIST and Its Evaluation with TEG Chips" Chair: Prof. Shyue-Kung Lu, NTUST Invited Talk Director C.F. Wu, RealTek, Taiwan "Decision Making for Complex SoCs" Chair: Prof. Chih-Tsun Huang, NTHU Break Paper Session 1 Clock Test/Synthesis and Debug/Verification Chair: Prof. Ching-Hwa Cheng, FCU Lunch (Oriental, Lalu) Paper Session 2 Memory Test and Repair Chair: Prof. Jing-Jia Liou, NTHU Paper Session 3 Error Detection and Correction Chair: Prof. Chun-Lung Hsu, ITRI Poster Session & Break Chair: Prof. Yingchieh Ho, NDHU Paper Session 4 Scan Test and FPGA Formatter Chair: Prof. Jwu-E Chen, NCU Paper Session 5 Mixed-Signal Chair: Prof. Soon-Jyh Chang Banquet (Hostel) Review Meeting Chair: Prof. Meng-Leih Sheu Local Area Map Wednesday July 12th Keynote Speech Prof. Seiji Kajihara, KyuTech, Japan "Right Power Testing for Scan-Based BIST and Its Evaluation with TEG Chips" Chair: Prof. Shyue-Kung Lu, NTUST Break Academic-Industrial Panel Chair: Charles H.-P. Wen, NCTU "The Trends and Challenges of Automotive Test and Reliability" Best Paper Award Program Chair: Prof. S.-M. Li, NSYSU Lunch Box & Farewell The 11 th VLSI Test Technology Workshop (VTTW2017) Sun Moon Lake Teachers' Hostel July 10-12, 2017 Final PROGRAM Sponsored by National Changhau University of Educaiton Taiwan IC Design Society Industrial Technology Research Institute Conference Venue Sun Moon Lake Teachers Hostel 南投縣魚池鄉日月潭教師會館 Address: 水社村中興路 136 號 Tel: (049) 2855991#3502 VTTW2017 Website: http://testlab.ncue.edu.tw/vttw2017 Emergency Contact General Co-chair Prof. Tsung-Chu Huang ( 黃宗柱 ) 0939-039500 Assistant Miss Shih ( 施少婷 ) (04)7232105#8305 Assistant Mr. Lin ( 林毓乾 ) 0921-736896 台灣積體電路設計學會主辦工業技術研究院資通所協辦國立暨南國際大學協辦國立中山大學協辦國立彰化師範大學電子系承辦

Contents Welcome Remarks... 1 Organizing Committee... 2 Techniqcal Program Committee... 4 Keynote Speech I... 5 Keynote Speech II... 6 Invited Talk... 7 Tutorial I... 8 Tutorial II... 9 Panel Discussion... 10 Paper Session 1... 11 Paper Session 2... 11 Paper Session 3... 12 Paper Session 4... 12 Paper Session 5... 13 Poster Session... 13 Agenda At-a-Glance... Bottom Local-Area Map... Bottom Venue Information... Bottom Emergency Contact... Bottom i 13 Paper Session 5 Mixed-Signal Chair: Prof. Soon-Jyh Chang 16:50-17:50 Assembly Hall S5-1 A Resistor-String Digital-to-Analog Converter Based Waveform Generator Hsin-Wen Ting, Jian-Zhou Yan, Hsin-Ying Wu and Zi-Tao Wu S5-2 Co-Placement Optimization of Cyber-Physical Digital Microfluidic Biochips for Testing Jian-De Li and Sying-Jyan Wang S5-3 Lifetime Estimation of NBTI Effects for Manufactured Circuits Hau Hsu, Jing-Jia Liou, Zih Huan Gao and Ting-Shuo Hsu S5-4 Process-Compensated Track-and-Hold Circuit with Leakage Suppression in Low-voltage SAR Analog-to-Digital Converters Yingchieh Ho and Yan-Ze Lin Poster Session SP-1 Multiple-TSV Schemes for Lagging-Defect Tolerant Clock-Delivery in 3D ICs Yu-Chien Lin and Tsung-Chu Huang SP-2 A Defect-Tolerant Multi-TSV Structure and Placement for Power-Grids in 3D ICs Kun-Yuan Li, Mong-Lin Li and Tsung-Chu Huang SP-3The Rainbow Transformed from a Set of Uniform-defect Wafer Maps Chen Jwu-E, Liang Hsing-Chung, Lin Ching-Ju and Wu Ya-Syuan SP-4 Detection for Stealthy Combinational Hardware Trojans Sying-Jyan Wang, Jhih-Yu Wei, Shih-Heng Huang, Katherine Shu-Min Li SP-5 Digital Rights Management for Paper-Based Microfluidic Biochips Jian-De Li, Sying-Jyan Wang, Katherine Shu-Min Li and Tsung-Yi Ho SP-6 The Image Stitching Performance and Quality Improve Techniques Nguyen Van Thang and Ching-Hwa Cheng

Paper Session 3 Error Detection and Correction Chair: Prof. Chun-Lung Hsu 14:20-15:20 Assembly Hall S3-1 Radiation-Hardened Designs for Soft-Error-Rate Reduction by Delay-Adjustable D-Flip-Flops Dave Y.-W. Lin and Charles H.-P. Wen S3-2 Low-Latency Multiple-Cluster Error Correction for Critical Interconnect Arrays Yi-Shan Li, Sing-Ni Huang and Tsung-Chu Huang S3-3 A Hybrid Concurrent Error Detection Scheme for Simultaneous Improvement on Probability of Detection and Diagnosability Chih-Hao Wang and Tong-Yu Hsieh S3-4 An Image Error-Tolerability Test Method for Face Detection Applications Tong-Yu Hsieh, Chao-Ru Chen and Tai-Ang Cheng Paper Session 4 Scan-Test and FPGA Formatter Chair: Prof. Jwu-E Chen 16:00-16:45 Assembly Hall S4-1 Design and Implementation of an EG-Pool Based FPGA Formatter with Temperature Compensation Yang-Kai Huang, Kuan-Te Li, Chih-Lung Hsiao, Chia-An Lee, Jiun-Lang Huang and Terry Kuo S4-2 DR-scan: Dual-rail Asynchronous Scan DfT and ATPG Shih-An Hsieh, Ying-Hsu Wang, Ting-Yu Shen, Kuan-Yen Huang, Chien-Mo Li and Chia-Cheng Pai S4-3 The Interconnection Evaluation and Reconfiguration Mechanisms for 3D-Stacking System Ching-Hwa Cheng Welcome Remarks Ten years was a milestone and the 11th year should be a new start. Starting next decade, we wish to welcome all ladies and gentlemen to this VLSI Test Technology Workshop held on July 10-12, 2017. Following the tradition, the technical program has a wide coverage - including 2 tutorials, 16 regular paper in oral presentations, 6 poster presentations, 2 keynote speeches 1 invited talk, and 1 academic-industrial panel discussion. In the first day Prof. Gang Qu from UMD and Prof. Charles Wen from NCTU will give us smart lectures. In the plenary sessions, the first keynote speech will be given by Prof. Seiji Kajihara from Kyushu Institutue of Technology with the title of Right Power Testing for Scan-Based BIST and Its Evaluation with TEG Chips. The second keynote speech will be given by Prof. Shi-Yu Huang from National Tsing-Hua University with the title of Eye in the Sky--Health Condition Monitoring for IoT Devices in the Field. The invited talks will be given by Dr. Chi-Feng Wu from RealTek with a topic on Decision Making for Complex SoC. In the panel, Six expert panelists from both academia and industry will share their opinions on The Trends and Challenges of Automotive Test and Reliability. Not mentioned that a workshop cannot be successful without active participation from the audience. Through active interaction, we sincerely hope that all of us will find this event not only rewarding but also memorable. Welcome to Sun-Moon Lake, Taiwan. Happy 11th Anniversary to VTTW! General Chair Prof. Meng-Lieh Sheu, NCNU TPC Chair Prof. Shu-Min Li, NSYSU General/PC Co-chair Prof. Tsung-Chu Huang, NCUE 12 1

Organizing Committee General Co-chair Prof. Meng-Lieh Sheu, NCNU General Co-chair Program Co-chair Prof. Tsung-Chu Huang, NCUE Program Chair Prof. Shu-Min Li, NSYSU Finance Chair Prof. Ming-Der Shieh, NCKU Registration Chair Prof. Ying-Chieh Ho, NDHU Paper Session 1 Clock Test/Synthesis and Debug/Verification Chair: Prof. Ching-Hwa Cheng 11:10-12:10 Assembly Hall S1-1 DLL-Assisted Clock Synchronization Method for Multi-Die ICs Chia-Yuan Cheng, Shi-Yu Huang, Ding-Ming Kwai and Yung-Fa Chou S1-2 A Silicon Debug Technique for Multiple Clock Domain Systems Shuo-Lian Hong and Kuen-Jong Lee S1-3 Exploring Domain Equivalence for Accelerating UPF-based Power Verification of RTL Designs Chia Hao Hsu and Charles H.-P. Wen S1-4 Testing Clock Distribution Networks Sying-Jyan Wang, Hsiang-Hsueh Chen, Chin-Hung Lien and Katherine Shu-Min Li Paper Session 2 Memory Test and Repair Chair: Prof. Jing-Jia Liou 13:30-14:15 Assembly Hall S2-1 Fault Models and Test Algorithms for Multi-Level Cell (MLC) Crossbar RRAM Kuan-Wei Hou and Cheng-Wen Wu S2-2 Efficient Built-In Self-Test Scheme for Multi-Channel DRAMs Kuan-Te Wu, Jin-Fu Li, Chih-Yen Lo, Jenn-Shiang Lai, Ding-Ming Kwai and Yung-Fa Chou S2-3 Fault-Aware Page Address Remapping Techniques for Enhancing Yield and Reliability of Flash Memories Shyue-Kung Lu 2 11

Panel Discussion The Trends and Challenges of Automotive Test and Reliability 10:10-11:30 Assembly Hall Chair: Charles H.-P. Wen, NCTU Panelists: Local Arrangement Chair Prof. Ching-Hwa Cheng, FCU Dr. Cheng-Foo Chen, Cubelec Dr. Harry Chen, Mediatek Tutorial Chair Prof. Shu-Min Li, NSYSU Dr. Ying-Yen Chen, Realtek Prof. Jing-Jou Tang, STUST Panel Chair Prof. Hung-Pin Wen, NCTU Publicity Chair Prof. Chia-Tso Chao, NCTU Dr. Ting-Pu Tai, Mentor (arphabetics ordered) Prof. Syng-Jyan Wang, NCHU 10 3

Technical Program Committee Professor Soon-Jyh Chang, NCKU Professor Mango Chao, NCTU Professor Ching-Hwa Cheng, FCU Professor Yingchieh Ho, NDHU Professor Hao-Chiao Hong, NCTU Professor Tong-Yu Hsieh, NSYSU Professor Chun-Lung Hsu, ITRI Professor Chih-Tsun Huang, NTHU Professor Jiun-Lang Huang, NTUST Professor Tsung-Chu Huang, NCUE Professor Shi-Yu Huang, NTHU Professor Kuen-Jong Lee, NCKU Professor Katherine Shu-Min Li, NSYSU Professor Jin-Fu Li, NCUE Professor Shyue-Kung Lu, NTUST Professor Jiaann-Chyi Rau, TKU Professor Meng-Lieh Sheu, NCNU Professor Ming-Der Shieh, NCKU Professor Sying-Jyan Wang, NCHU Professor Wei-Lun Wang, CSU Tutorial II Study on Soft Error Rate (SER): Past, Present, and Future Chair: Prof. S.-M. Li, NSYSU Lecturer: Prof. Charles H.-P. Wen, NCTU Charles H.-P. Wen received the Ph.D. degree in very-large-scale integration (VLSI) verification and test from the University of California, Santa Barbara, Santa Barbara, CA, USA, 2007. He is currently an Associate Professor with National Chiao Tung University, Hsinchu, Taiwan, and is a specialist in computer engineering. Over the past five years, his research has been focused on data mining/machine learning techniques to VLSI designs (especially on statistical soft error rates), software-defined networking and network function virtualization (SDN/NFV). Prof. Wen was also a recipient of the best paper awards from the 17th Asia and South Pacific Design Automation Conference (ASP-DAC 2012), the 18th Workshop on Synthesis And System Integration of Mixed Information technologies (SASIMI 2015), the 30th and the 31th International Conference on Information Networking (ICOIN 2016 & ICOIN 2017), and the Distinguished Young Scholar Award of Taiwan IC Design Society in 2015. Abstract In this tutorial, we re-examine the soft-error effect caused by radiation-induced particles beyond the deep submicron regime. Considering the impact of process variations, voltage pulse widths of transient faults are found no longer monotonically diminishing after propagation, as they were formerly. As a result, the soft error rates in scaled electronic designs escape traditional static analysis and are seriously underestimated. A new concept of statistical soft error rate (SSER) is presented with analysis frameworks for coping with the aforementioned concerns. More advanced issues like aging will be covered if time permits. 4 9

Tutorial I Challenges about Hardware Security Chair: Prof. S.-M. Li, NSYSU Lecturer: Prof. Gang Qu, UMD, US Dr. Qu received his M.S. and Ph.D. degrees from UCLA, both in Computer Science. Previously, he had studied Mathematics in the Univerisy of Science and Technology of China (USTC) and the University of Oklahoma. Dr. Qu is the co-director of the Embedded System Research Laboratory and the Wireless Sensor Laboratory. His primary research interests are in the area of embedded systems and VLSI (Very Large Scale Integration) CAD (Computer Aided Design) with focus on low power system design and hardware related security and trust. He studies optimization and combinatorial problems and applies his theoretical discovery to applications in VLSI CAD, wireless sensor network, bioinformatics, and cybersecurity. Dr. Qu and his research group are sponsored by AFOSR, ARO, DARPA, NSA-LTS, NSF, ONR, USDA; Cisco, Fujitsu Research, and Microsoft Research. Abstract In this tutorial, we will study security and trust from the hardware perspective. Upon completing the course, students will understand the vulnerabilities in current digital system design flow and the physical attacks to these systems. They will learn that security starts from hardware design and be familiar with the tools and skills to build secure and trusted hardware. Right Power Testing for Scan-Based BIST and Its Evaluation with TEG Chips Chair: Prof. Shyue-Kung Lu, NTUST Speaker: Prof. Seiji Kajihara, KyuTech, Japan Seiji Kajihara received the B.S. and M.S. degrees from Hiroshima University, Japan, and the Ph.D. degree from Osaka University, Japan, in 1987, 1989, and 1992, respectively. From 1992 to 1995, he worked with Osaka University, as an Assistant Professor. In 1996, he joined the School of Computer Science and Systems Engineering of Kyushu Institute of Technology, Japan, where he is a Dean and Professor currently. His research interest includes logic testing and dependable systems. He received the Young Engineer Award from IEICE in 1997, the IEEE ITC2005 Most Significant Paper Award, and several Best Paper Awards from IEICE, IEEE WRTLT 2007, IEEE ATS 2016. Dr. Kajihara is a member of the IEEE and the IPSJ, and a fellow of the IEICE. Abstract High power dissipation during scan-based logic BIST (LBIST) is a crucial issue that may lead to chip damage, cost increase, reliability degradation, or over-testing. Although many sophisticated low-power approaches were proposed in the past, it is still difficult to control the test power of LBIST to an appropriate level which is different depending on applications. This talk discusses a power-controlling method for LBIST that controls the toggle rate during scan-shift operation to an arbitrary level by modifying pseudo-random patterns. Furthermore the method maintains high fault coverage without increasing test time. Simulation-based experiments clearly demonstrate that the proposed method can flexibly control toggle rate, and evaluations on TEG chips show the effect on circuit delay by test power controlling. 8 5

Keynote Speech II Eye in the Sky - Health Condition Monitoring for IoT Devices in the Field Chair: Prof. Jin-Fu Li, NCU Speaker: Prof. S.-Y. Huang, NTHU, Taiwan Dr. Shi-Yu Huang received his B.S. and M.S. degrees in Electrical Engineering from National Taiwan University in 1988 and 1992, respectively, and his Ph.D. degree in Electrical and Computer Engineering from University of California, Santa Barbara, in 1997. He joined the faculty of Electrical Engineering Department, National Tsing Hua University, Taiwan, in 1999, where he is currently Professor. His research interests broadly cover VLSI design, automation, and testing, with prior experiences on formal verification, power estimation, fault diagnosis, and resilient nanometer SRAM Design. More recently, his research concentrates on cell-based timing circuit designs and their compiler techniques, including Phase-Locked Loop (PLL), Delay-Locked Loop (DLL), Time-to-Digital Converter (TDC), and Programmable Phase-Shifter (PPS), and the applications of these timing circuits to the parametric fault testing and reliability enhancement for 3D-ICs or multi-die integrated ICs. He has published more than 140 refereed technical papers. Dr. Huang ever co-founded a company, TinnoTek Inc. (2007-2012), specializing a cell-based PLL compiler and system-level power estimation tools. He is a recipient of the Best-Presentation Award from VLSI-DAT in 2006, the Best-Paper Awards from VLSI-DAT in 2013, and ATS in 2014, respectively. Dr. Huang has actively served in the IEEE community, as Program Chair or Co-Chair for 5 IEEE conferences. He is a senior member of IEEE and has been serving in the Editorial Board of IEEE Trans. on Computers as an Associate Editor since 2015. Absttract Internet of Things (IoT) devices have found their ways into various applications in smart homes, offices, automobiles, factories, and cities. These new types of devices not only demand new design and manufacturing methodologies, but also bring numerous challenges from the general testing point of view - such as zero-defect quality, high reliability, and long lifetime, etc. To satisfy all these objectives, not only the offline test methods are needed, but also the online monitoring schemes, so that the health condition of an IoT device can be monitored continually throughout its lifetime. By doing so, a run-time failure threat can be detected, diagnosed, and then averted just-in-time via some reconfiguration or replacement procedure to minimize the chance of sudden collapse. In this talk, we will first overview a number of online health condition monitoring schemes and then present a prototype system with some fabricated Design-for-Health-Monitoring circuitry. We will demonstrate how the dynamic supply voltage of an IoT device in the field can be monitored from the cloud, by riding the free wireless communication function provided by the device itself. 6 7 Invited Talk Decision Making for Complex SoCs Chair: Prof. Chih-Tsun Huang, NTHU Speaker: Chi-Feng Wu, RealTek, Taiwan Chi-Feng Wu received the B.S. degree in 1996, the M.S. degree in 1998, and the Ph.D. degree in 2001, all in electrical engineering, from National Tsing Hua University (NTHU), Hsinchu, Taiwan. His research interests include the design and test of VLSI cores and systems. He is currently the Senior Director of R&D Center at Realtek Semiconductor Corp., Hsinchu, Taiwan, where he is responsible for design technology of processor and system-on-chip platform and IP outsourcing strategy. He has published more than 20 research papers in these areas and is an inventor of 6 US patents. He received the Outstanding Award in the IC/CAD Contest of Ministry of Education in 1999, the Best Paper Award in Professor Wen-Zen Shen Memorial Award of Taiwan IC Design Society in 2003, the Outstanding Employee Award of Hsinchu Science Park in 2013, and the Outstanding I.T. Elite Award in 2015. Abstract A series of significant mergers and acquisitions indicates the mature of semiconductor industry. Fabless companies, as part of the whole semiconductor industry, also face challenges to maintain continuous growth. In this talk, we review the decision making of each and every stage of complex SoC design, from silicon to system, to find out opportunities for innovation.