R1RP0416D Series. 4M High Speed SRAM (256-kword 16-bit) Description. Features. Ordering Information. REJ03C Z Rev Mar.12.

Similar documents
Old Company Name in Catalogs and Other Documents

1SS120. Silicon Epitaxial Planar Diode for High Speed Switching. Features. Ordering Information. Pin Arrangement

HD74LV2G66A. 2 channel Analog Switch. Description. Features. REJ03D Z (Previous ADE C (Z)) Rev.4.00 Sep

Item Symbol Ratings Unit Drain to Source voltage V DSS 300 V Gate to Source voltage V GSS ±30 V Drain current I D 88 A Drain peak current.

2SK2568. Silicon N Channel MOS FET. Application. Features. Outline. REJ03G (Previous: ADE ) Rev.3.00 Sep 07, 2005

CR02AM-8. Thyristor. Low Power Use. Features. Outline. Applications. Maximum Ratings. REJ03G Rev.1.00 Aug Planar Passivation Type

2SJ160, 2SJ161, 2SJ162

2SB740. Silicon PNP Epitaxial. Application. Outline. Absolute Maximum Ratings. REJ03G (Previous ADE ) Rev.2.00 Aug.10.

2SB739. Silicon PNP Epitaxial. Application. Outline. Absolute Maximum Ratings. REJ03G (Previous ADE ) Rev.2.00 Aug.10.

Old Company Name in Catalogs and Other Documents

Type No. Access time Package R1RW0416DGE-0PI 10ns. 400-mil 44-pin plastic SOJ (44P0K) R1RW0416DGE-2PI 12 ns R1RW0416DSB-0PI 10 ns

2SC1345. Silicon NPN Epitaxial. Application. Outline. Absolute Maximum Ratings. REJ03G (Previous ADE A) Rev.3.00 Sep.10.

Functional Block Diagram. Row Decoder. 512 x 512 Memory Array. Column I/O. Input Data Circuit. Column Decoder A 9 A 14. Control Circuit

1M Async Fast SRAM. Revision History CS16FS1024(3/5/W) Rev. No. History Issue Date

2SK2937. Silicon N Channel MOS FET High Speed Power Switching. Features. Outline. REJ03G (Previous: ADE C) Rev.5.

2M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr..15,2014

4M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014

RMLV0808BGSB - 4S2. 8Mb Advanced LPSRAM (1024k word 8bit) Description. Features. Part Name Information. R10DS0232EJ0200 Rev

16M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 15,2014

R1LV0808ASB 5SI, 7SI. 8Mb Advanced LPSRAM (1024k word x 8bit) Description. Features. Ordering information. REJ03C Rev

M54640P. Stepper Motor Driver. Description. Features. Application. Function. Pin Configuration. REJ03F Z Rev.1.0 Sep.19.

32M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 26,2017

Package. 525-mil 32-pin plastic SOP PRSP0032DF-A (032P2S-A) 400-mil 32-pin plastic TSOP(II) PTSB0032DC-A (032PTY-A)

Ultra Low Power/High Speed CMOS SRAM 512K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.

BCR16PM-12L. Triac. Medium Power Use. Features. Outline. Applications. Maximum Ratings. REJ03G Rev.1.00 Aug

HD74LS193RPEL. Synchronous Up / Down Binary Counter (dual clock lines) Features. REJ03D Rev.2.00 Feb

HD74LS191FPEL. Synchronous Up / Down 4-bit Binary Counter (single clock line) Features. REJ03D Rev.2.00 Feb

5V 128K X 8 HIGH SPEED CMOS SRAM

High Speed Super Low Power SRAM CS16LV K-Word By 16 Bit. Revision History

BCR8CM-12L. Triac. Medium Power Use. Features. Outline. Applications. Maximum Ratings. REJ03G Rev.1.00 Aug

Package. 450-mil 28-pin plastic SOP PRSP0028DB-B (28P2W-C) 8mm 13.4mm 28-pin plastic TSOP (normal-bend type) PTSA0028ZA-A (28P2C-A)

RKV502KJ. Variable Capacitance Diode for VHF tuner. Features. Ordering Information. Pin Arrangement. REJ03G Rev.1.

Old Company Name in Catalogs and Other Documents

BCR8PM-12L. Triac. Medium Power Use. Features. Outline. Applications. Maximum Ratings. REJ03G Rev.1.00 Aug

BSI BH62UV8000. Ultra Low Power/High Speed CMOS SRAM 1M X 8 bit

Very Low Power CMOS SRAM 64K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

32K Word x 8 Bit. Rev. No. History Issue Date Remark 2.0 Initial issue with new naming rule Dec.27,2004

Old Company Name in Catalogs and Other Documents

32K-Word By 8 Bit. May. 26, 2005 Jul. 04, 2005 Oct. 06, 2005 May. 16, Revise DC characteristics Dec. 13, 2006

High Speed Super Low Power SRAM CS18LV Revision History. 8K-Word By 8 Bit

Old Company Name in Catalogs and Other Documents

A4 A3 A2 A1 A0 DQ0 DQ15. DQ2 DQ3 Vcc GND DQ4 DQ5 DQ6 DQ7 WE A16 A15 A14 A13 A12

Old Company Name in Catalogs and Other Documents

Very Low Power CMOS SRAM 2M X 8 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

Very Low Power/Voltage CMOS SRAM 1M X 16 bit DESCRIPTION. SPEED (ns) 55ns : 3.0~3.6V 70ns : 2.7~3.6V BLOCK DIAGRAM

P4C164LL. VERY LOW POWER 8Kx8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 55 ma CMOS Standby: 3 µa

P4C1041 HIGH SPEED 256K x 16 (4 MEG) STATIC CMOS RAM

Very Low Power/Voltage CMOS SRAM 512K X 16 bit DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) 55ns : 3.0~5.5V 70ns : 2.7~5.5V

Very Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) BLOCK DIAGRAM

Silicon Planar Zener Diode for Bidirectional Surge Absorption

P4C1299/P4C1299L. ULTRA HIGH SPEED 64K x 4 STATIC CMOS RAM FEATURES DESCRIPTION. Full CMOS, 6T Cell. Data Retention with 2.0V Supply (P4C1299L)

P4C1256L LOW POWER 32K X 8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 70mA/85mA CMOS Standby: 100µA/100µA

128K x 8 Static RAM CY7C1019B CY7C10191B. Features. Functional Description. Logic Block Diagram. Pin Configurations

Old Company Name in Catalogs and Other Documents

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

Old Company Name in Catalogs and Other Documents

4Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 17 I/O 0 -I/O 15 V CC V SS

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7

A 4 A 3 A 2 ROW DECODER 64K x 16 RAM Array I/O 1 I/O X 2048 I/O 9 I/O 16

<TRANSISTOR ARRAY> M54562FP 8-UNIT 500mA DARLINGTON TRANSISTOR ARRAY WITH CLAMP DIODE SOURCE TYPE

TC55VBM316AFTN/ASTN40,55

PRELIMINARY C106A 1. 7C106A 12 7C106A 15 7C106A 20 7C106A 25 7C106A 35 Maximum Access Time (ns) Maximum Operating

1M Words By 8 bit. Rev. No. History Issue Date Remark 1.0 Initial issue Aug.17,2016

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7 A 15 7

Old Company Name in Catalogs and Other Documents

P4C1257/P4C1257L. ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS. Separate Data I/O

1Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 16 I/O 0 -I/O 7

Old Company Name in Catalogs and Other Documents

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS


A13 A12 A11 A10 ROW DECODER DQ0 INPUT DATA CONTROL WE OE DESCRIPTION: DDC s 32C408B high-speed 4 Megabit SRAM

2Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature

Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp.

GENERAL DESCRIPTION FEATURES. FEDR27V3202F Semiconductor This version: Oct MR27V3202F

64K x V Static RAM Module

Pin Connection (Top View)

Old Company Name in Catalogs and Other Documents

SRM2B256SLMX55/70/10

89LV Megabit (512K x 32-Bit) Low Voltage MCM SRAM 89LV1632 FEATURES: DESCRIPTION: Logic Diagram. 16 Megabit (512k x 32-bit) SRAM MCM

I/O 1 I/O 2 I/O 3 A 10 6

SRAM AS5C K x 8 SRAM Ultra Low Power SRAM. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

OKI Semiconductor MR27V12800J

I/O 1 I/O 2 I/O 3 A 10 6

1 Mbit (128K x 8) Static RAM

SENSE AMPS POWER DOWN

2 Mbit ROM + 1 Mbit / 2Mbit / 256 Kbit SRAM ROM/RAM Combo SST30VR021 / SST30VR022 / SST30VR023

MR26V6455J FEATURES PACKAGES P2ROM ADVANCED TECHNOLOGY FEDR26V6455J

LC322271J, M, T-70/80

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

< HVIC > M81745JFP HIGH VOLTAGE HALF BRIDGE DRIVER (for Automotive)

Old Company Name in Catalogs and Other Documents

256K x 8 Static RAM Module

HD74HC4060FPEL. 14-stage Binary Counter. Description. Features. Function Table. REJ03D (Previous ADE ) Rev.2.

16M Synchronous Late Write Fast Static RAM (512-kword 36-bit, Register-Latch Mode)

HA17080 Series. J-FET Input Operational Amplifiers. Description. Features

64K x 1 Static RAM CY7C187. Features. Functional Description. Logic Block Diagram. Pin Configurations. Selection Guide DIP. SOJ Top View.

HA17903, HA17393 Series


8K x 8 Static RAM CY6264. Features. Functional Description

256K (32K x 8) Paged Parallel EEPROM AT28C256

Transcription:

4M High Speed SRAM (256-kword 16-bit) REJ03C0108-0100Z Rev. 1.00 Mar.12.2004 Description The R1RP0416D Series is a 4-Mbit high speed static RAM organized 256-k word 16-bit. It has realized high speed access time by employing CMOS process (6-transistor memory cell) and high speed circuit designing technology. It is most appropriate for the application which requires high speed, high density memory and wide bit width configuration, such as cache and buffer memory in system. It is packaged in 400-mil 44-pin plastic SOJ and 400-mil 44-pin plastic TSOPII. Features Single 5.0 V supply: 5.0 V ± 10% Access time: 12 ns (max) Completely static memory No clock or timing strobe required Equal access and cycle times Directly TTL compatible All inputs and outputs Operating current: 160 ma (max) TTL standby current: 40 ma (max) CMOS standby current : 5 ma (max) : 1.0 ma (max) (L-version) Data retention current: 0.5 ma (max) (L-version) Data retention voltage: 2 V (min) (L-version) Center and V SS type pin out Ordering Information Type No. Access time Package R1RP0416DGE-2PR 12 ns 400-mil 44-pin plastic SOJ (44P0K) R1RP0416DGE-2LR 12 ns R1RP0416DSB-2PR 12 ns 400-mil 44-pin plastic TSOPII (44P3W-H) R1RP0416DSB-2LR 12 ns Rev.1.00, Mar.12.2004, page 1 of 13

Pin Arrangement 44-pin SOJ 44-pin TSOP A0 A1 A2 A3 A4 CS# I/O1 I/O2 I/O3 I/O4 V SS I/O5 I/O6 I/O7 I/O8 WE# A5 A6 A7 A8 A9 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 A17 A16 A15 UB# LB# I/O16 I/O15 I/O14 I/O13 V SS I/O12 I/O11 I/O10 I/O9 NC A14 A13 A12 A11 A10 A0 A1 A2 A3 A4 CS# I/O1 I/O2 I/O3 I/O4 V SS I/O5 I/O6 I/O7 I/O8 WE# A5 A6 A7 A8 A9 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 A17 A16 A15 UB# LB# I/O16 I/O15 I/O14 I/O13 V SS I/O12 I/O11 I/O10 I/O9 NC A14 A13 A12 A11 A10 (Top View) (Top View) Pin Description Pin name A0 to A17 I/O1 to I/O16 CS# WE# UB# LB# V SS NC Function Address input Data input/output Chip select Output enable Write enable Upper byte select Lower byte select Power supply Ground No connection Rev.1.00, Mar.12.2004, page 2 of 13

Block Diagram (LSB) A14 A13 A12 A5 A6 A7 A11 A10 A3 A1 (MSB) I/O1. I/O8 I/O9. I/O16 Row decoder CS Input data control 1024-row 32-column 8-block 16-bit (4,194,304 bits) Column I/O Column decoder CS Internal voltage generator V SS WE# CS# LB# (LSB) A8 A9 A17 A15 A16 A0 A2 A4 (MSB) UB# CS Rev.1.00, Mar.12.2004, page 3 of 13

Operation Table CS# WE# LB# UB# Mode current I/O1 I/O8 I/O9 I/O16 Ref. cycle H Standby I SB, I SB1 High-Z High-Z L H H Output disable I CC High-Z High-Z L L H L L Read I CC Output Output Read cycle L L H L H Lower byte read I CC Output High-Z Read cycle L L H H L Upper byte read I CC High-Z Output Read cycle L L H H H I CC High-Z High-Z L L L L Write I CC Input Input Write cycle L L L H Lower byte write I CC Input High-Z Write cycle L L H L Upper byte write I CC High-Z Input Write cycle L L H H I CC High-Z High-Z Note: H: V IH, L: V IL, : V IH or V IL Absolute Maximum Ratings Parameter Symbol Value Unit Supply voltage relative to V SS 0.5 to +7.0 V Voltage on any pin relative to V SS V T 0.5* 1 to + 0.5* 2 V Power dissipation P T 1.0 W Operating temperature Topr 0 to +70 C Storage temperature Tstg 55 to +125 C Storage temperature under bias Tbias 10 to +85 C Notes: 1. V T (min) = 2.0 V for pulse width (under shoot) 6 ns. 2. V T (max) = + 2.0 V for pulse width (over shoot) 6 ns. Recommended DC Operating Conditions (Ta = 0 to +70 C) Parameter Symbol Min Typ Max Unit Supply voltage * 3 4.5 5.0 5.5 V V SS * 4 0 0 0 V Input voltage V IH 2.2 + 0.5* 2 V V IL 0.5* 1 0.8 V Notes: 1. V IL (min) = 2.0 V for pulse width (under shoot) 6 ns. 2. V IH (max) = + 2.0 V for pulse width (over shoot) 6 ns. 3. The supply voltage with all pins must be on the same level. 4. The supply voltage with all V SS pins must be on the same level. Rev.1.00, Mar.12.2004, page 4 of 13

DC Characteristics (Ta = 0 to +70 C, = 5.0 V ± 10%, V SS = 0 V) Parameter Symbol Min Max Unit Test conditions Input leakage current I LI 2 µa V IN = V SS to Output leakage current I LO 2 µa V IN = V SS to Operation power supply current I CC 160 ma Min cycle CS# = V IL, l OUT = 0 ma Other inputs = V IH /V IL Standby power supply current I SB 40 ma Min cycle, CS# = V IH, Other inputs = V IH /V IL I SB1 5 ma f = 0 MHz CS# 0.2 V, (1) 0 V V IN 0.2 V or (2) V IN 0.2 V * 1 1.0* 1 Output voltage V OL 0.4 V I OL = 8 ma Note: 1. This characteristics is guaranteed only for L-version. V OH 2.4 V I OH = 4 ma Capacitance (Ta = +25 C, f = 1.0 MHz) Parameter Symbol Min Max Unit Test conditions Input capacitance* 1 C IN 6 pf V IN = 0 V Input/output capacitance* 1 C I/O 8 pf V I/O = 0 V Note: 1. This parameter is sampled and not 100% tested. Rev.1.00, Mar.12.2004, page 5 of 13

AC Characteristics (Ta = 0 to +70 C, = 5.0 V ± 10%, unless otherwise noted.) Test Conditions Input pulse levels: 3.0 V/0.0 V Input rise and fall time: 3 ns Input and output timing reference levels: 1.5 V Output load: See figures (Including scope and jig) 1.5 V 5 V D OUT Zo = 50 Ω RL = 50 Ω D OUT 480 Ω 30 pf 255 Ω 5 pf Output load (A) Output load (B) (for t CLZ, t OLZ, t BLZ, t CHZ, t OHZ, t BHZ, t WHZ, and t OW ) Read Cycle R1RP0416D -2 Parameter Symbol Min Max Unit Notes Read cycle time t RC 12 ns Address access time t AA 12 ns Chip select access time t ACS 12 ns Output enable to output valid t OE 6 ns Byte select to output valid t BA 6 ns Output hold from address change t OH 3 ns Chip select to output in low-z t CLZ 3 ns 1 Output enable to output in low-z t OLZ 0 ns 1 Byte select to output in low-z t BLZ 0 ns 1 Chip deselect to output in high-z t CHZ 6 ns 1 Output disable to output in high-z t OHZ 6 ns 1 Byte deselect to output in high-z t BHZ 6 ns 1 Rev.1.00, Mar.12.2004, page 6 of 13

Write Cycle R1RP0416D -2 Parameter Symbol Min Max Unit Notes Write cycle time t WC 12 ns Address valid to end of write t AW 8 ns Chip select to end of write t CW 8 ns 8 Write pulse width t WP 8 ns 7 Byte select to end of write t BW 8 ns Address setup time t AS 0 ns 5 Write recovery time t WR 0 ns 6 Data to write time overlap t DW 6 ns Data hold from write time t DH 0 ns Write disable to output in low-z t OW 3 ns 1 Output disable to output in high-z t OHZ 6 ns 1 Write enable to output in high-z t WHZ 6 ns 1 Notes: 1. Transition is measured ±200 mv from steady voltage with output load (B). This parameter is sampled and not 100% tested. 2. If the CS# or LB# or UB# low transition occurs simultaneously with the WE# low transition or after the WE# transition, output remains a high impedance state. 3. WE# and/or CS# must be high during address transition time. 4. If CS#,, LB# and UB# are low during this period, I/O pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. 5. t AS is measured from the latest address transition to the latest of CS#, WE#, LB# or UB# going low. 6. t WR is measured from the earliest of CS#, WE#, LB# or UB# going high to the first address transition. 7. A write occurs during the overlap of a low CS#, a low WE# and a low LB# or a low UB# (t WP ). A write begins at the latest transition among CS# going low, WE# going low and LB# going low or UB# going low. A write ends at the earliest transition among CS# going high, WE# going high and LB# going high or UB# going high. 8. t CW is measured from the later of CS# going low to the end of write. Rev.1.00, Mar.12.2004, page 7 of 13

Timing Waveforms Read Timing Waveform (1) (WE# = V IH ) t RC Address Valid address t AA t ACS CS# t OE t CHZ * 1 t BA t OHZ * 1 LB#, UB# t BLZ * 1 t OLZ * 1 t BHZ * 1 t OH t CLZ * 1 D OUT High impedance * 4 Valid data * 4 Rev.1.00, Mar.12.2004, page 8 of 13

Read Timing Waveform (2) (WE# = V IH, LB# = V IL, UB# = V IL ) t RC Address CS# Valid address t AA t ACS t OE t OH t CHZ * 1 t OHZ * 1 t OLZ * 1 t CLZ * 1 D OUT High impedance* 4 * 4 Valid data Rev.1.00, Mar.12.2004, page 9 of 13

Write Timing Waveform (1) (WE# Controlled) t WC Address Valid address t AW t WR WE#* 3 t AS t WP t CW CS#* 3 t BW LB#, UB# t WHZ t OLZ t OHZ t OW D OUT High impedance * 2 t DW t DH D IN Valid data Rev.1.00, Mar.12.2004, page 10 of 13

Write Timing Waveform (2) (CS# Controlled) t WC Address Valid address t AW t WR t AS t WP WE# * 3 t CW CS# * 3 t BW LB#, UB# t WHZ t OHZ t OLZ t OW D OUT High impedance * 4 * 2 t DW t DH D IN Valid data Rev.1.00, Mar.12.2004, page 11 of 13

Write Timing Waveform (3) (LB#, UB# Controlled, = V IH ) t WC Address Valid address t AW t WP t WR WE#* 3 t CW CS#* 3 t AS t BW UB# (LB#) t BW LB# (UB#) t DW t DH D IN -UB (D IN -LB) Valid data t DW t DH D IN -LB (D IN -UB) Valid data D OUT High impedance Rev.1.00, Mar.12.2004, page 12 of 13

Low Data Retention Characteristics (Ta = 0 to +70 C) This characteristics is guaranteed only for L-version. Parameter Symbol Min Max Unit Test conditions for data retention V DR 2.0 V CS# 0.2 V, (1) 0 V V IN 0.2 V or (2) V IN 0.2 V Data retention current I CCDR 500 µa = 3 V CS# 0.2 V, (1) 0 V V IN 0.2 V or (2) V IN 0.2 V Chip deselect to data retention time t CDR 0 ns See retention waveform Operation recovery time t R 5 ms Low Data Retention Timing Waveform 4.5 V t CDR Data retention mode t R 2.2 V V DR CS# 0 V CS# 0.2 V Rev.1.00, Mar.12.2004, page 13 of 13

Revision History R1RP0416D Series Data Sheet Rev. Date Contents of Modification Page Description 0.01 Sep. 30, 2003 Initial issue 1.00 Mar.12.2004 Deletion of Preliminary

Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party. 2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. by various means, including the Renesas Technology Corp. Semiconductor home page (http://www.renesas.com). 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. 5. Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein. RENESAS SALES OFFICES http://www.renesas.com Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500 Fax: <1> (408) 382-7501 Renesas Technology Europe Limited. Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, United Kingdom Tel: <44> (1628) 585 100, Fax: <44> (1628) 585 900 Renesas Technology Europe GmbH Dornacher Str. 3, D-85622 Feldkirchen, Germany Tel: <49> (89) 380 70 0, Fax: <49> (89) 929 30 11 Renesas Technology Hong Kong Ltd. 7/F., North Tower, World Finance Centre, Harbour City, Canton Road, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2375-6836 Renesas Technology Taiwan Co., Ltd. FL 10, #99, Fu-Hsing N. Rd., Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology (Shanghai) Co., Ltd. 26/F., Ruijin Building, No.205 Maoming Road (S), Shanghai 200020, China Tel: <86> (21) 6472-1001, Fax: <86> (21) 6415-2952 Renesas Technology Singapore Pte. Ltd. 1, Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 2003, 2004. Renesas Technology Corp., All rights reserved. Printed in Japan. Colophon.1.0