TLE2227, TLE2227Y, TLE2237, TLE2237Y EXCALIBUR LOW-NOISE HIGH-SPEED PRECISION DUAL OPERATIONAL AMPLIFIERS

Similar documents
TL070 JFET-INPUT OPERATIONAL AMPLIFIER

RC4558, RC4558Y, RM4558, RV4558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

NE5532, NE5532A DUAL LOW-NOISE OPERATIONAL AMPLIFIERS

LM148, LM248, LM348 QUADRUPLE OPERATIONAL AMPLIFIERS

GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

ua747c, ua747m DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

LM101A, LM201A, LM301A HIGH-PERFORMANCE OPERATIONAL AMPLIFIERS

RC4136, RM4136, RV4136 QUAD GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

LM139, LM139A, LM239, LM239A, LM339 LM339A, LM339Y, LM2901, LM2901Q QUAD DIFFERENTIAL COMPARATORS SLCS006C OCTOBER 1979 REVISED NOVEMBER 1996

LM101A, LM201A, LM301A HIGH-PERFORMANCE OPERATIONAL AMPLIFIERS

AVAILABLE OPTIONS CERAMIC DIP (J) CERAMIC DIP (JG) TL071CPWLE 6 mv TL071ACD TL071ACP 3 mv TL071BCD TL071BCP TL072CP

TLC227x, TLC227xA Advanced LinCMOS RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

TLC227x, TLC227xA, TLC227xY Advanced LinCMOS RAIL-TO-RAIL OPERATIONAL AMPLIFIERS SLOS190 FEBRUARY 1997

ua733c, ua733m DIFFERENTIAL VIDEO AMPLIFIERS

TL594C, TL594I, TL594Y PULSE-WIDTH-MODULATION CONTROL CIRCUITS

MC1458, MC1558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

15 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES AVAILABLE OPTIONS CERAMIC DIP (J) CERAMIC DIP (JG)

MC1458, MC1558 DUAL GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

TL494C, TL494I, TL494M, TL494Y PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TLE2141, TLE2141A, TLE2141Y EXCALIBUR LOW-NOISE HIGH-SPEED PRECISION OPERATIONAL AMPLIFIERS

TLC226x, TLC226xA Advanced LinCMOS RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

TL1451AC, TL1451AY DUAL PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TLE214x, TLE214xA, TLE214xY EXCALIBUR LOW-NOISE HIGH-SPEED PRECISION OPERATIONAL AMPLIFIERS

24 DEVICES COVER COMMERCIAL, INDUSTRIAL, AND MILITARY TEMPERATURE RANGES. High Input Impedance...JFET-Input Stage Wide Common-Mode and Differential

AVAILABLE OPTIONS CERAMIC DIP (J) CERAMIC DIP (JG) TL071CPWLE 6 mv TL071ACD TL071ACP 3 mv TL071BCD TL071BCP TL072CP

TLV226x, TLV226xA Advanced LinCMOS RAIL-TO-RAIL OPERATIONAL AMPLIFIERS

LM139, LM139A, LM239, LM239A, LM339, LM339A, LM339Y, LM2901 QUAD DIFFERENTIAL COMPARATORS

UC284x, UC384x, UC384xY CURRENT-MODE PWM CONTROLLERS

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TL03x, TL03xA, TL03xY ENHANCED-JFET LOW-POWER LOW-OFFSET OPERATIONAL AMPLIFIERS

THS MHz HIGH-SPEED AMPLIFIER

TL494M PULSE-WIDTH-MODULATION CONTROL CIRCUIT

TLE206x, TLE206xA, TLE206xB, TLE206xY EXCALIBUR JFET-INPUT HIGH-OUTPUT-DRIVE

TLC271, TLC271A, TLC271B LinCMOS PROGRAMMABLE LOW-POWER OPERATIONAL AMPLIFIERS

LM111, LM211, LM311, LM311Y DIFFERENTIAL COMPARATORS WITH STROBES

GENERAL-PURPOSE OPERATIONAL AMPLIFIERS

PRECISION VOLTAGE REGULATORS

ua9637ac DUAL DIFFERENTIAL LINE RECEIVER

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUIT

TL494 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

THS6092, THS ma, +12 V ADSL CPE LINE DRIVERS

TL05x, TL05xA ENHANCED-JFET LOW-OFFSET OPERATIONAL AMPLIFIERS

TL497AC, TL497AI, TL497AY SWITCHING VOLTAGE REGULATORS

OP07C PRECISION OPERATIONAL AMPLIFIERS

AVAILABLE OPTIONS CERAMIC DIP (J) 6 mv ua747cd ua747cn. 5 mv ua747mj ua747mw ua747mfk

SN75158 DUAL DIFFERENTIAL LINE DRIVER

LM124, LM124A, LM224, LM224A LM324, LM324A, LM2902 QUADRUPLE OPERATIONAL AMPLIFIERS

SN55115, SN75115 DUAL DIFFERENTIAL RECEIVERS

TL598 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TL1431 PRECISION PROGRAMMABLE REFERENCE

SN75150 DUAL LINE DRIVER

TPS1120, TPS1120Y DUAL P-CHANNEL ENHANCEMENT-MODE MOSFETS

SN54ACT00, SN74ACT00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

TL431, TL431A ADJUSTABLE PRECISION SHUNT REGULATORS

MC1489, MC1489A, SN55189, SN55189A, SN75189, SN75189A QUADRUPLE LINE RECEIVERS

54ACT11020, 74ACT11020 DUAL 4-INPUT POSITIVE-NAND GATES

TL780 SERIES POSITIVE-VOLTAGE REGULATORS

TL-SCSI285 FIXED-VOLTAGE REGULATORS FOR SCSI ACTIVE TERMINATION

MC3487 QUADRUPLE DIFFERENTIAL LINE DRIVER

THS4061, THS MHz HIGH-SPEED AMPLIFIERS

TPS7415, TPS7418, TPS7425, TPS7430, TPS7433 FAST-TRANSIENT-RESPONSE USING SMALL OUTPUT CAPACITOR 200-mA LOW-DROPOUT VOLTAGE REGULATORS

TLV2211, TLV2211Y Advanced LinCMOS RAIL-TO-RAIL MICROPOWER SINGLE OPERATIONAL AMPLIFIERS

TLV2442, TLV2442A, TLV2444, TLV2444A Advanced LinCMOS RAIL-TO-RAIL OUTPUT WIDE-INPUT-VOLTAGE OPERATIONAL AMPLIFIERS

LM158, LM158A, LM258, LM258A LM358, LM358A, LM2904, LM2904Q DUAL OPERATIONAL AMPLIFIERS

SN54HC245, SN74HC245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

TL FIXED-VOLTAGE REGULATORS FOR SCSI ACTIVE TERMINATION

6N135, 6N136, HCPL4502 OPTOCOUPLERS/OPTOISOLATORS

SN75174 QUADRUPLE DIFFERENTIAL LINE DRIVER

REI Datasheet. UC494A, UC494AC, UC495A, UC495AC Advanced Regulatin Pulse Width Modulators. Quality Overview

SN54HC00, SN74HC00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN54HC377, SN74HC377 OCTAL D-TYPE FLIP-FLOPS WITH CLOCK ENABLE

MAX232, MAX232I DUAL EIA-232 DRIVER/RECEIVER

ULN2804A DARLINGTON TRANSISTOR ARRAY

TLC252, TLC252A, TLC252B, TLC252Y, TLC25L2, TLC25L2A, TLC25L2B TLC25L2Y, TLC25M2, TLC25M2A, TLC25M2B, TLC25M2Y LinCMOS DUAL OPERATIONAL AMPLIFIERS

TL431C, TL431AC, TL431I, TL431AI, TL431M, TL431Y ADJUSTABLE PRECISION SHUNT REGULATORS

TL431, TL431A ADJUSTABLE PRECISION SHUNT REGULATORS

SN75150 DUAL LINE DRIVER

PRODUCT PREVIEW SN54AHCT257, SN74AHCT257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS. description

AVAILABLE OPTIONS PACKAGED DEVICES CHIP CARRIER (FK) 100 µv TLC4502IDR. 50 µv TLC4502AIDR

TL783 HIGH-VOLTAGE ADJUSTABLE REGULATOR

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54HC175, SN74HC175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

74ACT11374 OCTAL EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

TL 072 S G Green G : Green. TL072SG-13 S SOP-8L 2500/Tape & Reel -13

LF147 - LF247 LF347 WIDE BANDWIDTH QUAD J-FET OPERATIONAL AMPLIFIERS

TPA6110A2 150-mW STEREO AUDIO POWER AMPLIFIER

SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

LM2904WH. Low-power dual operational amplifier. Description. Features

SN54HC132, SN74HC132 QUADRUPLE POSITIVE-NAND GATES WITH SCHMITT-TRIGGER INPUTS

LF153 LF253 - LF353 WIDE BANDWIDTH DUAL J-FET OPERATIONAL AMPLIFIERS

High Speed PWM Controller

TL072 TL072A - TL072B

MC3486 QUADRUPLE DIFFERENTIAL LINE RECEIVER WITH 3-STATE OUTPUTS

SN54HC04, SN74HC04 HEX INVERTERS

TLC2652, TLC2652A, TLC2652Y Advanced LinCMOS PRECISION CHOPPER-STABILIZED OPERATIONAL AMPLIFIERS

LF253, LF353. Wide bandwidth dual JFET operational amplifiers. Features. Description

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

TL05x, TL05xA, TL05xY ENHANCED-JFET LOW-OFFSET OPERATIONAL AMPLIFIERS

Transcription:

Outstanding Combination of DC Precision and AC Performance: Unity-Gain Bandwidth... 15 MHz Typ V n... 3.3 nv/ Hz at f = 1 Hz Typ,.5 nv/ Hz at f = 1 khz Typ V IO... 1 µv Typ A VD... 5 V/µV Typ With R L = kω 38 V/µV Typ With R L = 1 kω Available in 16-Pin Small-Outline Wide-Body Package Macromodels and Statistical Information Included Output Features Saturation Recovery Circuitry description The TLEx7C combines innovative circuit design expertise and high-quality process control techniques to produce a level of ac performance and dc precision previously unavailable in dual operational amplifiers. This device allows upgrades to systems that use lower-precision devices and is manufactured using Texas Instruments state-of-the-art Excalibur process. TLE7, TLE7Y, TLE37, TLE37Y In the area of dc precision, the TLEx7C offers a typical offset voltage of 1 µv, a common-mode rejection ratio of 115 db (typ), a supply voltage rejection ratio of 1 db (typ), and a dc gain of 5 V/µV (typ). The ac performance is highlighted by a typical unity-gain bandwidth specification of 15 MHz, 55 of phase margin, and noise voltage specifications of 3.3 nv/ Hz and.5 nv/ Hz at frequencies of 1 Hz and 1 khz, respectively. The TLEx7C is available in a wide variety of packages, including the industry standard 16-pin small-outline wide-body version for high-density system applications. This device is characterized for operation from C to 7 C. TA VIOtyp AT 5 C AVAILABLE OPTIONS SMALL OUTLINE (DW) PACKAGED DEVICES PLASTIC DIP (P) 1OUT 1IN 1IN V CC NC NC 1OUT 1IN 1IN V CC NC NC P PACKAGE (TOP VIEW) CHIP FORM (Y) 1 µv TLE7CDW TLE7CP TLE7Y C to7 C 1 µv TLE37CDW TLE37CP TLE37Y The DW package is available taped and reeled. Add R suffix to device type (e.g., TLE7CDWR). Chip forms are tested at 5 C only. 1 3 1 3 5 6 7 8 8 7 6 5 DW PACKAGE (TOP VIEW) 16 15 1 13 1 11 1 9 V CC OUT IN IN NC NC V CC OUT IN IN NC NC NC No internal connection Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright 1997, Texas Instruments Incorporated POST OFFICE BOX 65533 DALLAS, TEXAS 7565 1

symbol (each amplifier) IN IN OUT TLE7Y chip information This chip, properly assembled, displays characteristics similar to the TLE7C. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. Chips my be mounted with conductive epoxy or a gold-silicon preform. BONDING PAD ASSIGNMENTS 116 (7) (8) (6) (5) () 1IN 1IN OUT VCC (8) (3) (1) () 1OUT (5) (7) IN (6) IN () VCC CHIP THICKNESS: 15 TYPICAL BONDING PADS: MINIMUM (1) () (3) 1 TJmax = 15 C TOLERANCES ARE ±1%. ALL DIMENSIONS ARE IN MILS. POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TLE37Y chip information ThIs chip, when properly assembled, displays characteristics similar to TLE37. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. The chip may be mounted with conductive epoxy or a gold-silicon preform. BONDING PAD ASSIGNMENTS 116 (7) (8) (6) (5) () 1IN 1IN OUT VCC (8) (3) (1) () 1OUT (5) (7) IN () (6) IN VCC CHIP THICKNESS: 15 MILS TYPICAL BONDING PADS: MILS MINIMUM TJmax = 15 C (1) () (3) TOLERANCES ARE ±1%. ALL DIMENSIONS ARE IN MILS. 1 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 3

POST OFFICE BOX 65533 DALLAS, TEXAS 7565 equivalent schematic (each amplifier) Q5 R1 R Q Q1 R R5 Q9 Q13 Q6 Q3 Q11 Q1 IN Q1 Q17 Q Q8 Q1 Q7 IN Q18 Q15 Q16 R3 C1 Q19 Q3 Q Q1 Q R6 V CC R9 R15 R Q Q7 Q36 Q6 Q3 R1 R8 R11 R16 Q38 Q3 Q39 R17 Q5 Q8 Q37 C3 Q R C R13 Q3 C Q7 Q Q3 Q1 Q33 Q6 Q9 Q5 Q31 Q35 Q R7 R1 R1 R1 R18 R19 V CC ACTUAL DEVICE COMPONENT COUNT R5 Q9 Q61 Q58 Q55 Q56 Q59 Q57 OUT Q5 Q8 Q5 Q6 Q53 Q5 Q51 Q6 R3 R R6 TLE7, TLE7Y, TLE37, TLE37Y Template Release Date: 7119 COMPONENT TLE7 TLE37 Transistors 6 6 Resistors Diodes Capacitors

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) Supply voltage, V CC (see Note 1)........................................................... 19 V Supply voltage, V CC..................................................................... 19 V Differential input voltage, V ID (see Note ).................................................. ±1. V Input voltage range, V I (any input)........................................................... V CC± Input current, I I (each input)............................................................... ±1 ma Output current, I O....................................................................... ±5 ma Total current into V CC................................................................... 5 ma Total current out of V CC................................................................. 5 ma Duration of short-circuit current at (or below) 5 C (see Note 3).............................. unlimited Continuous total dissipation........................................... See Dissipation Rating Table Operating free-air temperature range, T A.............................................. C to 7 C Lead temperature 1,6 mm (1/16 inch) from case for 1 seconds............................... 6 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values, except differential voltages, are with respect to the midpoint between VCC and VCC.. Differential voltages are at IN with respect to IN. Excessive current flows if a differential input voltage in excess of approximately ±1. V is applied between the inputs unless some limiting resistance is used. 3. The output can be shorted to either supply. Temperature and/or supply voltages must be limited to ensure that the maximum dissipation rating is not exceeded. PACKAGE DISSIPATION RATING TABLE TA 5 C POWER RATING DERATING FACTOR ABOVE TA = 7 C POWER RATING DW 15 mw 8. mw/ C 656 mw P 1 mw 8. mw/ C 6 mw recommended operating conditions MIN MAX UNIT Supply voltage, VCC ± ± ±19 V Common-mode mode input voltage, VIC ±11 TA = Full range ±1.5 V Operating free-air temperature, TA 7 C Full range is C to 7 C. POST OFFICE BOX 65533 DALLAS, TEXAS 7565 5

electrical characteristics at specified free-air temperature, V CC± = ±15 V (unless otherwise noted) TLE7C PARAMETER TEST CONDITIONS TA MIN TYP MAX UNIT VIO αvio IIO IIB Input offset voltage Temperature coefficient of input offset voltage Input offset voltage long-term drift (see Note ) Input offset current Input bias current VICR Common-mode mode input voltage range RS =5Ω Ω VOM VOM AVD Maximum positive peak output voltage swing Maximum negative peak output voltage swing 5 C 1 35 Full range 5 µv Full range. 1 µv/ C VIC =, RS = 5 Ω 5 C.6 1 µv/mo RL = 1 kω RL = kω RL =1kΩ RL =kω 5 C 7.5 9 Full range 15 5 C 15 9 Full range 15 5 C 11 to 11 1.5 Full range to 1.5 5 C 1.5 Full range 1 5 C 1 Full range 11 13 to 13 5 C 1.5 13 Full range 1 5 C 1 13.5 Full range 11 VO = ±11 V, 5 C.5 5 Large-signal differential voltage VO = ±1 V, Full range amplification 5 C 3.5 38 VO = ±1 V, RL =1kΩ Full range 1 ci Input capacitance 5 C 8 pf zo Open-loop output impedance IO = 5 C 5 Ω CMRR Common-mode mode rejection ratio VIC = VICRmin, RS = 5 Ω 5 C 98 115 Full range 95 Supply-voltage rejection VCC ± = ± V to ±18 V, RS = 5 Ω 5 C 9 1 ksvr ratio ( VCC ±/ VIO) VCC ± = ± V to ±18 V, RS = 5 Ω Full range 9 ICC Supply current VO =, No load 5 C 7.3 1.6 Full range 11. Full range is C to 7 C. NOTE : Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at TA = 15 C extrapolated to using the Arrhenius equation and assuming an activation energy of.96 ev. na na V V V V/µV db db ma 6 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

operating characteristics at specified free-air temperature, V CC± = ±15 V TLE7C PARAMETER TEST CONDITIONS TA MIN TYP MAX UNIT SR Slew rate, CL = 1 pf Vn Equivalent input noise voltage RS = Ω, RS = Ω, f = 1 Hz f = 1 khz 5 C 1.7.5 Full range 1. 5 C V/µs 3.3 8.5.5 nv/ HZ VN(PP) Peak-to-peak equivalent input noise voltage f=1hzto1hz.1 1 5 C 5 5 nv In THD Equivalent input noise current Total harmonic distortion f = 1 Hz f = 1 khz VO = ±1 V, See Note 5 AVD = 1, 5 C 5 C <.% 1.5..6 pa/ HZ B1 Unity-gain bandwidth, CL = 1 pf 5 C 7 13 MHz BOM Maximum output-swing bandwidth 5 C 3 khz φm Phase margin CL = 1 pf 5 C Full range is C to 7 C. NOTE 5: Measured distortion of the source used in the analysis is.%. POST OFFICE BOX 65533 DALLAS, TEXAS 7565 7

electrical characteristics at specified free-air temperature, V CC± = ±15 V (unless otherwise noted) TLE37C PARAMETER TEST CONDITIONS TA MIN TYP MAX UNIT VIO Input offset voltage 5 C 1 35 µv Full range 5 αvio Temperature coefficient of input offset voltage Full range. 1 IIO IIB Input offset voltage long-term drift (see Note ) Input offset current Input bias current VICR Common-mode mode input voltage range RS =5Ω Ω VOM VOM AVD Maximum positive peak output voltage swing Maximum negative peak output voltage swing Large-signal differential voltage amplification VIC =, RS =5Ω Ω RL =1kΩ RL =kω RL =1kΩ RL =kω µv/ C 5 C.6 1 µv/mo 5 C 7.5 9 Full range 15 5 C 15 9 Full range 15 5 C 11 to 11 1.5 Full range to 1.5 5 C 1.5 Full range 1 5 C 1 Full range 11 13 to 13 5 C 1.5 13 Full range 1 5 C 1 13.5 Full range 11 VO = ±11V, 5 C.5 5 VO = ±1 V, Full range 5 C 3.5 38 VO = ±1 V, RL =1kΩ Full range 1 Ci Input capacitance 5 C 8 pf zo Open-loop output impedance IO = 5 C 5 Ω mode VIC = VICRmin, 5 C 98 115 CMRR Common-mode rejection ratio db RS = 5 Ω Full range 95 ksvr Supply-voltage rejection ratio ( VCC ±/ VIO) VCC ± = ± V to ±18 V, RS = 5 Ω VCC ± = ± V to ±18 V, RS = 5 Ω ICC Supply current VO =, No load 5 C 9 1 Full range 9 5 C 7.3 1.6 Full range 11. Full range is C to 7 C. NOTE. Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at TA = 15 C extrapolated to using the Arrhenius equation and assuming an activation energy of.96 ev. na na V V V V/µV db ma 8 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

operating characteristics at specified free-air temperature, V CC± = ±15 V TLE37C PARAMETER TEST CONDITIONS TA MIN TYP MAX UNIT AVD = 5,, 5 C 5 SR Slew rate, CL = 1 pf Full range 3 Vn Equivalent input noise voltage RS = Ω, RS = Ω, f = 1 Hz f = 1 khz 5 C V/µs 3.3 8.5.5 nv/ Hz Vn(PP) Peak-to-peak equivalent input noise voltage f =.1 Hz to 1 Hz 5 C 5 5 nv In Equivalent input noise current f = 1 Hz f = 1 khz VO = ±1 V, AVD = 5 V, THD Total harmonic distortion See Note 5 GBP Gain-bandwidth product f = 1 khz, CL = 1 pf, 5 C 5 C <.% % 1.5..6 pa/ Hz 5 C 35 5 MHz BOM Maximum output-swing bandwidth 5 C 8 khz φm Phase margin, CL = 1 pf 5 C Full range is C to 7 C. NOTE 5. Measured distortion of the source used in the analysis was.%. POST OFFICE BOX 65533 DALLAS, TEXAS 7565 9

electrical characteristics, V CC± = ±15 V, T A = 5 C (unless otherwise noted) PARAMETER TEST CONDITIONS TLE7Y MIN TYP MAX VIO Input offset voltage 1 35 µv Input offset voltage long-term drift (see Note ).6 1 µv/mo VIC =, RS =5Ω Ω IIO Input offset current 7.5 9 na IIB Input bias current 15 9 na VICR Common-mode input voltage range RS = 5 Ω 11 to 11 VOM Maximum positive peak output voltage swing RL = 1 kω 1.5 1 VOM AVD Maximum negative peak output voltage swing Large-signal differential voltage amplification 13 to 13 RL = 1 kω 1.5 13 1 13.5 VO = ±11 V,.5 5 VO = ±1 V, RL = 1 kω 3.5 38 ci Input capacitance 8 pf zo Open-loop output impedance IO = 5 Ω CMRR Common-mode rejection ratio VIC = VICRmin, RS = 5 Ω 98 115 db ksvr Supply-voltage rejection ratio ( VCC ±/ VIO) VCC ± = ± V to ±18 V, RS = 5 Ω 9 1 db ICC Supply current VO =, No load 7.3 1.6 ma UNIT V V V V/µV NOTE. Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at TA = 15 C extrapolated to using the Arrhenius equation and assuming an activation energy of.96 ev. operating characteristics, V CC± = ±15 V, T A = 5 C TLE7Y PARAMETER TEST CONDITIONS UNIT MIN TYP MAX SR Slew rate, CL = 1 pf 1.7.5 V/µs Vn Equivalent input noise voltage RS = Ω, f = 1 Hz 3.3 8 RS = Ω, f = 1 khz.5.5 nv/ HZ VN(PP) Peak-to-peak equivalent input noise voltage f=1hzto1hz.1 1 5 5 nv In THD Equivalent input noise current Total harmonic distortion f = 1 Hz 1.5 f = 1 khz..6 pa/ HZ VO = ±1 V, See Note 5 AVD = 1, <.% B1 Unity-gain bandwidth, CL = 1 pf 7 13 MHz BOM Maximum output-swing bandwidth 3 khz φm Phase margin CL = 1 pf NOTE 5 Measured distortion of the source used in the analysis is.%. 1 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

electrical characteristics at specified free-air temperature V CC± = ±15 V (unless otherwise noted) PARAMETER TEST CONDITIONS TLE37Y MIN TYP MAX VIO Input offset voltage 1 35 µv Input offset voltage long-term drift (see Note ).6 1 µv/mo VIC =, RS =5Ω Ω IIO Input offset current 7.5 9 na IIB Input bias current 15 9 na VICR Common-mode input voltage range RS = 5 Ω 11 to 11 VOM Maximum positive peak output voltage swing RL = 1 kω 1.5 1 VOM AVD Maximum negative peak output voltage swing Large-signal differential voltage amplification 13 to 13 RL = 1 kω 1.5 13 1 13.5 VO = ±11 V,.5 5 VO = ±1 V, RL = 1 kω 3.5 38 Ci Input capacitance 8 pf zo Open-loop output impedance IO = 5 Ω CMRR Common-mode rejection ratio VIC = VICRmin, RS = 5 Ω 98 115 db ksvr Supply-voltage rejection ratio ( VCC ±/ VIO) VCC ± = ± V to ±18 V, RS = 5 Ω 9 1 db ICC Supply current VO =, No load 7.3 1.6 ma NOTE. Typical values are based on the input offset voltage shift observed through 168 hours of operating life test at TA = 15 C extrapolated to using the Arrhenius equation and assuming an activation energy of.96 ev. operating characteristics at specified free-air temperature V CC± = ±15 V PARAMETER TEST CONDITIONS TLE37Y MIN TYP MAX SR Slew rate, CL = 1 pf 5 V/µs Vn Equivalent input noise voltage UNIT V V V V/µV UNIT RS = Ω, f = 1 Hz 3.3 8 RS = Ω, f = 1 khz.5.5 nv/ Hz Vn(PP) Peak-to-peak equivalent input noise voltage f =.1 Hz to 1 Hz 5 5 nv In Equivalent input noise current f = 1 Hz 1.5 f = 1 khz..6 pa/ Hz THD Total harmonic distortion VO = ±1 V, AVD = 1, See Note 5 <.% B1 Unity-gain bandwidth, CL = 1 pf 35 5 MHz BOM Maximum output-swing bandwidth 8 khz φm Phase margin, CL = 1 pf NOTE 5. Measured distortion of the source used in the analysis is.%. POST OFFICE BOX 65533 DALLAS, TEXAS 7565 11

PARAMETER MEASUREMENT INFORMATION kω kω VI 15 V 15 V CL = 1 pf (see Note A) VO kω Ω 15 V 15 V Ω VO NOTE A: CL includes fixture capacitance. Figure 1. Slew-Rate Test Circuit Figure. Noise-Voltage Test Circuit 1 kω VI 1 Ω 15 V 15 V VO VO 15 V CL = 1 pf (see Note A) kω VI 15 V CL = 1 pf (see Note A) kω NOTE A: CL includes fixture capacitance. Figure 3. Unity-Gain Bandwidth and Phase-Margin Test Circuit NOTE A: CL includes fixture capacitance. Figure. Small-Signal Pulse- Response Test Circuit 1 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS Table of Graphs VIO Input offset voltage Distribution 5 FIGURE VIO Input offset voltage change Time after power on 6, 7 IIO Input offset current Free-air temperature 8 IIB Input bias current Common-mode input voltage Free-air temperature II Input current Differential input voltage 11 VO(PP) Maximum peak-to-peak output voltage Frequency 1 VOM VOM AVD Maximum peak positive output voltage Maximum peak negative output voltage Large-signal differential voltage amplification Load resistance Free-air temperature Load resistance Free-air temperature Supply voltage Load resistance Frequency Free-air temperature 9 1 13 15 1 16 17 19 18,, 1 zo Output impedance Frequency 3 CMRR Common-mode rejection ratio Frequency ksvr Supply-voltage rejection ratio Frequency 5 IOS ICC Short-circuit output current Supply current Supply voltage Elasped time Free-air temperature Supply voltage Free-air temperature 6, 7 8, 9 3, 31 3 33 Voltage-follower small-signal pulse response Time 3, 35 Voltage-follower large-signal pulse response Time 36, 37 Vn Equivalent input noise voltage Frequency 38 B1 Noise voltage (referred to input) Over 1-second interval 39 Unity-gain bandwidth Supply voltage Load capacitance, 1, 3 SR Slew rate Free-air temperature, 5 φm Phase margin Supply voltage Load capacitance 6 7, 8 Phase shift Frequency 18,, 1 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 13

TYPICAL CHARACTERISTICS Percentage of Amplifiers % 16 1 1 1 8 6 DISTRIBUTION OF INPUT OFFSET VOLTAGE ÎÎ 1568 Amplifiers Tested From Wafer Lots DW Package XVIO V IO Change In Input Offset Voltage uv µ V 1 1 8 6 INPUT OFFSET VOLTAGE CHANGE TIME AFTER POWER ON VCC ± = ± 15 V ÁÁÁÁÁÁÁÁ ÁÁÁÁÁÁÁÁ DW Package Sample Size = 5 Units 1 9 6 3 3 6 9 1 VIO Input Offset Voltage µv 1 3 5 t Time After Power On s 6 Figure 5 Figure 6 INPUT OFFSET VOLTAGE CHANGE TIME AFTER POWER ON INPUT OFFSET CURRENT FREE-AIR TEMPERATURE XVIO V Change In Input Offset Voltage µ uv IO 6 5 3 1 ÎÎ ÎÎ P Package ÎÎ Sample Size = 5 Units ÎÎ From Wafer Lots 6 8 1 1 1 t Time After Power On s 16 18 IIO Input Offset Current na Î VIC = 16 1 8 1 3 5 6 7 TA Free-Air Temperature C Figure 7 Figure 8 1 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS 35 INPUT BIAS CURRENT COMMON-MODE INPUT VOLTAGE Î VIC = 16 INPUT BIAS CURRENT FREE-AIR TEMPERATURE IIB Input Bias Current na 3 5 15 1 IIB Input Bias Current na 1 8 5 1 8 8 VIC Common-Mode Input Voltage V 1 8 1 3 5 6 7 TA Free-Air Temperature C Figure 9 Figure 1 II Input Current ma 1.8.6.....6.8 1 1.8 INPUT CURRENT DIFFERENTIAL INPUT VOLTAGE VIC = 1..6 Figure 11.6 1. VID Differential Input Voltage V 1.8 V VO(PP) Maximum Peak-to-Peak Output Voltage V 3 5 15 1 5 1 k MAXIMUM PEAK-TO-PEAK OUTPUT VOLTAGE FREQUENCY 1 k Figure 1 1 M f Frequency Hz Î VCC ± = ± 15 V Î 1 M POST OFFICE BOX 65533 DALLAS, TEXAS 7565 15

TYPICAL CHARACTERISTICS V VOM Maximum Positive Peak Output Voltage V 1 1 1 8 6 1 MAXIMUM POSITIVE PEAK OUTPUT VOLTAGE LOAD RESISTANCE 1 k RL Load Resistance Ω 1 k V VOM Maximum Negative Peak Output Voltage V 1 1 1 8 6 1 MAXIMUM NEGATIVE PEAK OUTPUT VOLTAGE LOAD RESISTANCE 1 k RL Load Resistance Ω 1 k Figure 13 Figure 1 VOM Maximum Positive Peak Output Voltage V V OM 13.3 13.8 13. 13. 13.16 13.1 13.8 1 MAXIMUM POSITIVE PEAK OUTPUT VOLTAGE FREE-AIR TEMPERATURE 3 5 TA Free-Air Temperature C 6 7 VOM Maximum Negative Peak Output Voltage V V OM 13. 13.5 13.5 13.55 13.6 13.65 13.7 13.75 1 MAXIMUM NEGATIVE PEAK OUTPUT VOLTAGE FREE-AIR TEMPERATURE 3 5 TA Free-Air Temperature C 6 7 Figure 15 Figure 16 16 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS AVD A VD Large-Signal differential Voltage Amplification V/µ V ÁÁ ÁÁ 5 3 1 LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION SUPPLY VOLTAGE RL = 1 kω 8 1 16 VCC± Supply Voltage V Figure 17 16 LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION AND PHASE SHIFT FREQUENCY 75 1 Phase Shift 1 AVD A VD Large-Signal Differential Voltage Amplification db Á Á 1 1 8 6.1 ÎÎÎ A VD CL = 1 pf 1 1 k f Frequency Hz 15 15 175 5 5 75 1 M Phase Shift Figure 18 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 17

5 TYPICAL CHARACTERISTICS LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION LOAD RESISTANCE ÁÁAVD Large-Signal differential Voltage Amplification V/µ V ÁÁ 3 1 1 1 k k RL Load Resistance Ω Figure 19 1 k 6 TLE7 LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION AND PHASE SHIFT FREQUENCY 1 3 15 AVD A VD Large-Signal Differential Voltage Amplification db ÁÁ 3 6 9 1 15 18 1 Phase Shift CL = 1 pf ÎÎ A VD f Frequency MHz 7 15 175 5 5 75 3 1 Phase Shift Figure 18 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS 3 TLE37 LARGE-SIGNAL DIFFERENTIAL VOLTAGE AMPLIFICATION AND PHASE SHIFT FREQUENCY 1 5 15 AVD Large-Signal Differential ÁÁAVD Voltage Amplification db 15 1 5 5 1 1 CL = 1 pf Phase Shift ÎÎÎ AVD 1 f Frequency MHz Figure 1 15 175 5 5 75 3 1 Phase Shift 6 LARGE-SCALE DIFFERENTIAL VOLTAGE AMPLIFICATION FREE-AIR TEMPERATURE 1 OUTPUT IMPEDANCE FREQUENCY AVD A VD Large-Signal Differential Voltage Amplification V/µ V ÁÁ ÁÁ 55 5 5 35 RL = 1 kω zo Output Impedance O Ω 1 1.1 AVD = 1 AVD = 1 AVD = 1 3 1 3 5 TA Free-Air Temperature C 6 7.1 1 1 1 k 1 k 1 k 1 M f Frequency Hz 1 M 1 M Figure Figure 3 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 19

TYPICAL CHARACTERISTICS CMRR Common-Mode Rejection Ratio db 1 1 1 8 6 COMMON-MODE REJECTION RATIO FREQUENCY k XXXX SVR Supply-Voltage Rejection Ratio db 1 1 1 8 6 SUPPLY-VOLTAGE REJECTION RATIO FREQUENCY ÎÎÎ ksvr ksvr Î Î 1 1 1 k 1 k 1 k 1 M f Frequency Hz 1 M 1 M 1 1 1 k 1 k 1 k 1 M f Frequency Hz 1 M 1 M Figure Figure 5 I IOS OS Short-Circuit Output Current ma 38 36 3 3 3 SHORT-CIRCUIT OUTPUT CURRENT SUPPLY VOLTAGE Î VID = 1 mv VO = Î Î P Package 6 8 1 1 1 VCC ± Supply Voltage V 16 18 I IOS OS Short-Circuit Output Current ma 3 33 3 31 3 9 8 7 6 5 SHORT-CIRCUIT OUTPUT CURRENT SUPPLY VOLTAGE Î VID = 1 mv VO = P Package 6 8 1 1 1 VCC ± Supply Voltage V 16 18 Figure 6 Figure 7 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS I IOS OS Short-Circuit Output Current ma 5 3 1 39 37 SHORT-CIRCUIT OUTPUT CURRENT ELAPSED TIME Î VID = 1 mv VO = P Package I IOS OS Short-Circuit Output Current ma 36 3 3 3 8 SHORT-CIRCUIT OUTPUT CURRENT ELAPSED TIME VID = 1 mv VO = P Package 35 3 6 9 t Time s Figure 8 1 15 18 6 3 6 9 t Time s Figure 9 1 15 18 I IOS Short-Circuit Output Current ma 55 53 51 9 7 5 3 SHORT-CIRCUIT OUTPUT CURRENT FREE-AIR TEMPERATURE Î VID = 1 mv VO = P Package I IOS Short-Circuit Output Current ma 1 39 38 37 36 SHORT-CIRCUIT OUTPUT CURRENT FREE-AIR TEMPERATURE VID = 1 mv VO = P Package 1 1 3 5 TA Free-Air Temperature C 6 7 35 1 3 5 6 TA Free-Air Temperature C 7 Figure 3 Figure 31 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 1

TYPICAL CHARACTERISTICS VO = No Load 1 8 SUPPLY CURRENT SUPPLY VOLTAGE TA = 7 C 8 Î VO = 7.8 No Load SUPPLY CURRENT FREE-AIR TEMPERATURE ICC Supply Current ma 6 ICC Supply Current ma 7.6 7. 7. 7 6 8 1 1 1 16 VCC ± Supply Voltage V 18 6.8 1 3 5 6 TA Free-Air Temperature C 7 Figure 3 Figure 33 V) Output Voltage mv V O 1 5 5 1 TLE7 VOLTAGE-FOLLOWER SMALL-SIGNAL PULSE RESPONSE 6 t Time ns Figure 3 Î Î CL = 1 pf Î See Figure 8 1 V) Output Voltage mv V O 1 5 5 1 TLE37 VOLTAGE-FOLLOWER SMALL-SIGNAL PULSE RESPONSE AVD = 5 CL = 1 pf 1 3 t Time ns Figure 35 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS V) Output Voltage V V O Î Î CL = 1 pf Î Î See Figure 1 15 1 5 5 TLE7 VOLTAGE-FOLLOWER LARGE-SIGNAL PULSE RESPONSE V) Output Voltage V V O Î AVD = 5 Î Î CL = 1 pf Î See Figure 1 15 1 5 5 TLE37 VOLTAGE-FOLLOWER LARGE-SIGNAL PULSE RESPONSE 1 1 15 5 1 15 t Time µs Figure 36 5 15 6 8 t Time µs Figure 37 1 V Vn n Equivalent Input Noise Voltage nv/hz Hz 1 8 6 EQUIVALENT INPUT NOISE VOLTAGE FREQUENCY RS = Ω See Figure Noise Voltage nv 5 3 1 1 3 NOISE VOLTAGE (REFERRED TO INPUT) OVER A 1-SECOND INTERVAL f =.1 to 1 Hz 1 1 1 1 k f Frequency Hz 1 k 1 k 5 6 t Time s 8 1 Figure 38 Figure 39 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 3

TYPICAL CHARACTERISTICS B1 B 1 Unity-Gain Bandwidth MHz 18 16 1 1 CL = 1 pf See Figure 3 TLE7 UNITY-GAIN BANDWIDTH SUPPLY VOLTAGE B1 B 1 Unity-Gain Bandwidth MHz 5 51 5 9 f = 1 khz CL = 1 pf TLE37 UNITY-GAIN BANDWIDTH SUPPLY VOLTAGE 1 6 8 1 1 1 16 VCC ± Supply Voltage V Figure 18 8 6 8 1 1 1 16 VCC ± Supply Voltage V Figure 1 18 B1 B 1 Unity-Gain Bandwidth MHz 16 1 8 TLE7 UNITY-GAIN BANDWIDTH LOAD CAPACITANCE See Figure 3 B1 B 1 Unity-Gain Bandwidth MHz 5 51 5 9 TLE37 UNITY-GAIN BANDWIDTH LOAD CAPACITANCE 1 1 CL Load Capacitance pf Figure 1 8 1 1 1 CL Load Capacitance pf Figure 3 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TYPICAL CHARACTERISTICS SR Slew Rate V/us µ s 3.8.6. AVD = 5 CL = 1 pf See Figure 1 TLE7 SLEW RATE FREE-AIR TEMPERATURE SR Slew Rate V/us µ s 8 Î Î AVD = 5 Î 7 CL = 1 pf Î See Figure 1 6 5 TLE37 SLEW RATE FREE-AIR TEMPERATURE. 1 3 5 6 TA Free-Air Temperature C Figure 7 3 1 3 5 6 TA Free-Air Temperature C Figure 5 7 om φ m Phase Margin 38 36 3 3 3 8 CL = 1 pf See Figure 3 PHASE MARGIN SUPPLY VOLTAGE φ om m Phase Margin 35 3 5 15 1 TLE7 PHASE MARGIN LOAD CAPACITANCE See Figure 3 6 5 6 8 1 1 1 16 VCC ± Supply Voltage V Figure 6 18 1 1 1 CL Load Capacitance pf Figure 7 POST OFFICE BOX 65533 DALLAS, TEXAS 7565 5

TYPICAL CHARACTERISTICS 7 6 TLE37 PHASE MARGIN LOAD CAPACITANCE φ om m Phase Margin 5 3 1 ÁÁ φ m 1 1 1 CL Load Capacitance pf Figure 8 TLE7 macromodel information APPLICATION INFORMATION Macromodel information provided was derived using Microsim Parts, the model generation software used with Microsim PSpice. The Boyle macromodel (see Note 6) and subcircuit in Figure 9 and Figure 5 are generated using the TLE7C typical electrical and operating characteristics at 5 C. Using this information, output simulations of the following key parameters can be generated to a tolerance of % (in most cases): Maximum positive output voltage swing Unity-gain bandwidth Maximum negative output voltage swing Common-mode rejection ratio Slew rate Phase margin Quiescent power dissipation DC output resistance Input bias current AC output resistance Open-loop voltage amplification Short-circuit output current limit NOTE 6: G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, Macromodeling of Integrated Circuit Operational Amplifiers, IEEE Journal of Solid-State Circuits, SC-9, 353 (197). PSpice and Parts are trademarks of MicroSim Corporation. Macromodels, simulation models, or other models provided by TI, directly or indirectly, are not warranted by TI as fully representing all of the specification and operating characteristics of the semiconductor product to which the model relates. 6 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TLE7 macromodel information (continued) TLE7, TLE7Y, TLE37, TLE37Y APPLICATION INFORMATION VCC IN IN VCC 1 rp dp rc1 11 Q1 13 re1 lee c1 3 rc 1 Q 1 re 1 ree ve 5 vc cee dc de r 53 egnd 9 vb 6 gcm 99 fb C ga ro 9 hlim 7 vlim 8 ro1 5 OUT dip dln 91 vip 9 vin Figure 9. Boyle Macromodel.subckt TLE7 1 3 5 * c1 11 1.3E-1 c 6 7.E-1 dc 5 53 dx de 5 5 dx dlp 9 91 dx dln 9 9 dx dp 3 dx egnd 99 poly() (3,) (,).5.5 fb 7 99 poly(5) vb vc ve vlp vln 95.8E6 1E9 1E9 1E9 1E9 ga 6 11 1.6E-3 gcm 6 1 99 531.3E-1 iee 1 dc 56.1E-6 hlim 9 vlim 1K q1 11 13 qx q 1 1 1 qx r 6 9 1.E3 rc1 3 11 53.5 rc 3 1 53.5 re1 13 1 393. re 1 1 393. ree 1 99 3.571E6 ro1 8 5 5 ro 7 99 5 rp 3 8.13E3 vb 9 dc vc 3 53 dc. ve 5 dc.1 vlim 7 8 dc vlp 91 dc vln 9 dc.model dx D(Is=8.E-18).model qx NPN(Is=8.E-18 Bf=7.E3).ends Figure 5. TLE7 Macromodel Subcircuit POST OFFICE BOX 65533 DALLAS, TEXAS 7565 7

TLE37 macromodel information Macromodel information provided is derived using PSpice Parts model generation software. The Boyle macromodel (see Note 6) and subcircuit in Figure 51 and Figure 5 are generated using the TLE37C typical electrical and operating characteristics at 5 C. Using this information, output simulations of the following key parameters can be generated to a tolerance of % (in most cases): Maximum positive output voltage swing Unity-gain bandwidth Maximum negative output voltage swing Common-mode rejection ratio Slew rate Phase margin Quiescent power dissipation DC output resistance Input bias current AC output resistance Open-loop voltage amplification Short-circuit output current limit NOTE 6. G. R. Boyle, B. M. Cohn, D. O. Pederson, and J. E. Solomon, Macromodeling of Integrated Circuit Operational Amplifiers, IEEE Journal of Solid-State Circuits, SC-9, 353 (197). VCC IN IN VCC 1 rp dp rc1 11 Q1 13 re1 lee c1 3 rc 1 Q 1 re 1 ree ve 5 vc cee dc de r 53 egnd 9 vb 6 gcm 99 fb C ga ro 9 hlim 7 vlim 8 ro1 5 OUT dlp dln 91 vlp 9 vln Figure 51. Boyle Macromodel Macromodels, simulation models, or other models provided by TI, directly or indirectly, are not warranted by TI as fully representing all of the specification and operating characteristics of the semiconductor product to which the model relates. 8 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

TLE37 macromodel information (continued) TLE7, TLE7Y, TLE37, TLE37Y APPLICATION INFORMATION.subckt TLE7 1 3 5 * c1 11 1.3E-1 c 6 7.E-1 dc 5 53 dx de 5 5 dx dlp 9 91 dx dln 9 9 dx dp 3 dx egnd 99 poly() (3,) (,).5.5 fb 7 99 poly(5) vb vc ve vlp vln 95.8E6 1E9 1E9 1E9 1E9 ga 6 11 1.6E-3 gcm 6 1 99 531.3E-1 iee 1 dc 56.1E-6 hlim 9 vlim 1K q1 11 13 qx q 1 1 1 qx r 6 9 1.E3 rc1 3 11 53.5 rc 3 1 53.5 re1 13 1 393. re 1 1 393. ree 1 99 3.571E6 ro1 8 5 5 ro 7 99 5 rp 3 8.13E3 vb 9 dc vc 3 53 dc. ve 5 dc.1 vlim 7 8 dc vlp 91 dc vln 9 dc.model dx D(Is=8.E-18).model qx NPN(Is=8.E-18 Bf=7.E3).ends Figure 5. TLE37 Macromodel Subcircuit POST OFFICE BOX 65533 DALLAS, TEXAS 7565 9

voltage-follower applications APPLICATION INFORMATION The TLEx7C circuitry includes input-protection diodes to limit the voltage across the input transistors; however, no provision is made in the circuit to limit the current if these diodes are forward biased. This condition can occur when the device is operated in the voltage-follower configuration and driven with a fast, large-signal pulse. A feedback resistor is recommended to limit the current to a maximum of 1 ma to prevent degradation of the device. Also, this feedback resistor forms a pole with the input capacitance of the device. For feedback resistor values greater than 1 kω, this pole degrades the amplifier s phase margin. This problem can be alleviated by adding a capacitor ( pf to 5 pf) in parallel with the feedback resistor (see Figure 53). CF = to 5 pf IF 1 ma RF VCC VO VI VCC Figure 53. Voltage-Follower Circuit 3 POST OFFICE BOX 65533 DALLAS, TEXAS 7565

IMPORTANT NOTICE Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ( CRITICAL APPLICATIONS ). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER S RISK. In order to minimize risks associated with the customer s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI s publication of information regarding any third party s products or services does not constitute TI s approval, warranty or endorsement thereof. Copyright 1998, Texas Instruments Incorporated