Ultra Fast Switching Speed FET Technology Development

Similar documents
GaN MMIC PAs for MMW Applicaitons

A GHz MICROWAVE UP CONVERSION MIXERS USING THE CONCEPTS OF DISTRIBUTED AND DOUBLE BALANCED MIXING FOR OBTAINING LO AND RF (LSB) REJECTION

8. Characteristics of Field Effect Transistor (MOSFET)

INTRODUCTION: Basic operating principle of a MOSFET:

The Design of E-band MMIC Amplifiers

NPA100-D GHz GaN 20W Power Amplifier. Product Description: Key Features:

Stacked-FET linear SOI CMOS SPDT antenna switch with input P1dB greater than

INTRODUCTION TO MOS TECHNOLOGY

High Intercept Low Noise Amplifier for 1.9 GHz PCS and 2.1 GHz W-CDMA Applications using the ATF Enhancement Mode PHEMT

Yield Learning of a GaAs-Based High-Throw-Count Switch for Handset Applications. Tertius Rivers, Corey Nevers, Chi-hing Choi, Hui Liu

Unit III FET and its Applications. 2 Marks Questions and Answers

Application Note 5379

An Accelerated On-Wafer Test to Improve Long- Term Reliability of a 0.25 µm PHEMT Process

An E-band Voltage Variable Attenuator Realised on a Low Cost 0.13 m PHEMT Process

Microwave Office Application Note

Microwave Office Application Note

Application Note 1320

UNIT 3: FIELD EFFECT TRANSISTORS

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

NPA105-D. Preliminary GHz GaN 40W Power Amplifier. Product Description: Key Features:

PH9 Reliability. Application Note # 51 - Rev. A. MWTC MARKETING March 1997

FIELD EFFECT TRANSISTORS

Ceramic Packaged GaAs Power phemt DC-12 GHz

The Common Source JFET Amplifier

Customized probe card for on-wafer testing of AlGaN/GaN power transistors

50 W High Power Silicon PIN Diode SPDT Switch By Rick Puente, Skyworks Solutions, Inc.

1 of 7 12/20/ :04 PM

ATF-501P8. Application Note MHz High Linearity Amplifier

Dual-band LNA Design for Wireless LAN Applications. 2.4 GHz LNA 5 GHz LNA Min Typ Max Min Typ Max

Laboratory #5 BJT Basics and MOSFET Basics

TGA2509. Wideband 1W HPA with AGC

EE 320 L LABORATORY 9: MOSFET TRANSISTOR CHARACTERIZATIONS. by Ming Zhu UNIVERSITY OF NEVADA, LAS VEGAS 1. OBJECTIVE 2. COMPONENTS & EQUIPMENT

Customized probe card for on wafer testing of AlGaN/GaN power transistors

Simultaneous achievement of high performance and high reliability in a 38/77 GHz InGaAs/AlGaAs PHEMT MMIC

CHAPTER 6 DIGITAL CIRCUIT DESIGN USING SINGLE ELECTRON TRANSISTOR LOGIC

Chapter 8: Field Effect Transistors

Kathy Wood 3/23/2007. ESD Sensitivity of TriQuint Texas Processes and Circuit Components

The Design of A 125W L-Band GaN Power Amplifier

100W High Power Silicon PIN Diode SPDT Switches By Rick Puente, Skyworks Solutions, Inc.

A Method for Yield and Scaling Characterization of FET Structures in an InGaP/GaAs Merged HBT-FET (BiFET) Technology

Design of A Wideband Active Differential Balun by HMIC

California Eastern Laboratories

Application Note 5057

Design and Simulation of Passive Filter

ATF-531P8 E-pHEMT GaAs FET Low Noise Amplifier Design for 800 and 900 MHz Applications. Application Note 1371

A GHz MONOLITHIC GILBERT CELL MIXER. Andrew Dearn and Liam Devlin* Introduction

NPA110-D. Preliminary GHz GaN 38W Power Amplifier. Product Description: Key Features:

Transient Current Measurement for Advance Materials & Devices

6. LDD Design Tradeoffs on Latch-Up and Degradation in SOI MOSFET

Semiconductor Detector Systems

Jeff Burger. Integra devices with the IGNxxxx part number nomenclature are discrete high power devices which utilize GaN on SiC HEMT technology.

1 FUNDAMENTAL CONCEPTS What is Noise Coupling 1

How to Design Power Electronics

Ultra-Low-Noise Amplifiers

Lecture - 18 Transistors

UNIT-VI FIELD EFFECT TRANSISTOR. 1. Explain about the Field Effect Transistor and also mention types of FET s.

AN301. High-Speed DMOS FET Analog Switches and Switch Arrays. Introduction. Description. Principle of Operation. Applications

SKY LF: 10 MHz GHz Six-Bit Digital Attenuator with Driver (0.5 db LSB, 31.5 db Range)

III-Nitride microwave switches Grigory Simin

Leveraging High-Accuracy Models to Achieve First Pass Success in Power Amplifier Design

Low Noise Amplifier Design Methodology Summary By Ambarish Roy, Skyworks Solutions, Inc.

10W Ultra-Broadband Power Amplifier

1.0 6 GHz Ultra Low Noise Amplifier

Chapter 8: Field Effect Transistors

Silicon-Carbide High Efficiency 145 MHz Amplifier for Space Applications

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

Three Terminal Devices

Power MOSFET Zheng Yang (ERF 3017,

RF2418 LOW CURRENT LNA/MIXER

Mobile RF Front End Integration

ATF High Intercept Low Noise Amplifier for the MHz PCS Band using the Enhancement Mode PHEMT

MA4AGSW2. AlGaAs SP2T PIN Diode Switch. MA4AGSW2 Layout. Features. Description. Absolute Maximum Ratings TA = +25 C (Unless otherwise specified)

Data Sheet. MGA-565P8 20 dbm P sat. High Isolation Buffer Amplifier. 1Bx. Features. Description. Specifications. Applications. Simplified Schematic

Applications Overview

Commercial Viability of a Merged HBT-FET (BiFET) Technology for GaAs Power Amplifiers

4-Bit Ka Band SiGe BiCMOS Digital Step Attenuator

Dual Audio Analog Switches SSM2402/SSM2412

Thales UK Designs GaN MMIC/Packaging for EU MAGNUS Program Using NI AWR Software

Mechanis m Faliures. Group Leader Jepsy 1)Substrate Biasing 2) Minority Injection. Bob 1)Minority-Carrier Guard Rings

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

Development of Gallium Nitride High Electron Mobility Transistors for Cellular Base Stations

MECGaNC30. 4 to 6 GHz GaN HEMT Power Amplifier. Main Features. Product Description. Applications

FUNDAMENTALS OF MODERN VLSI DEVICES

Data Sheet. 71x. MGA Low Noise Amplifier with Mitigated Bypass Switch. Description. Features. Applications

3084 IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 60, NO. 4, AUGUST 2013

Depletion-mode operation ( 공핍형 ): Using an input gate voltage to effectively decrease the channel size of an FET

Experiment 3. 3 MOSFET Drain Current Modeling. 3.1 Summary. 3.2 Theory. ELEC 3908 Experiment 3 Student#:

HMMC-1002 DC 50 GHz Variable Attenuator. Data Sheet

Chapter 8. Field Effect Transistor

Application Note 5012

A Unique System Concept to Improve the Accuracy of Wafer-Level Flicker-Noise Characterization. Andrej Rumiantsev, Stojan Kanev

Advantages of Using Gallium Nitride FETs in Satellite Applications

Open Access. C.H. Ho 1, F.T. Chien 2, C.N. Liao 1 and Y.T. Tsai*,1

I E I C since I B is very small

Chapter 5: Field Effect Transistors

MAGX MAGX S

CMY210. Demonstration Board Documentation / Applications Note (V1.0) Ultra linear General purpose up/down mixer 1. DESCRIPTION

Application Note 1299

Technical Report MFIS and TFFT Testing with the Premier II Tester Rev C

Transcription:

Ids (ma) 1 1 12 1 2-2 - - - - 1-12 - 1-1 Ultra Fast Switching Speed FET Technology Development Jerod Mason, Guoliang Zhou, Joe Bulger, Jay Yang, David Petzold, Dylan Bartle Skyworks Solutions, 2 Sylvan Road, Woburn, MA, 11, Jerod.Mason@skyworksinc.com Keywords: Switch, Attenuator, Switch Speed, Gate lag Abstract The creation of a phemt FET technology with ultra fast switching speeds is enabling switch and attenuator products that meet the stringent timing requirements of time division based cellular standards. The ultra fast switching speed FET development effort required the characterization of the effects of epi, process, and FET layout configuration on FET switching speed. The factors were then optimized to create a FET that can reach 9% RF power in less than 1ns, and 1% power in less than 15ns. INTRODUCTION Traditional LTE and WCDMA cellular data standards use frequency division (FD), which utilizes separate bands for transmitting and receiving data. Advantages of frequency division include improved spectral efficiency and there is simultaneous transmitting and receiving of data which eliminates the need to guard band the time periods between uplink and downlink transmissions. Time division (TD) technology utilizes a single frequency with different time periods for transmitting and receiving data. Time division is advantageous when uplink and downlink data transmissions are not symmetric, which is typical for most cellular phones. Time division frequency spectrum also tends to be less expensive. A primary disadvantage of TD technology is the need to have a time guard band between uplink and downlink transmissions. Products that utilize time division standards require switches and attenuators that have fast switch speeds. The switching speed of phemt FETs is strongly influenced by surface trapping mechanisms. Traps are present in the bulk as well as the surface regions of FET devices, but it is believed that surface traps have a more significant effect on FET switching speeds due to their proximity to the active channel. Surface traps can act as a transient negative surface charge which depletes the underlying n-type material and increases the resistance of the device 1. The level traps are a function of the applied Vgs condition and affects the transient performance of a FET as shown in figure 1. When a phemt FET is turned from the off to the on state, the depletion region directly under the gate is immediately reduced, but transient depletion regions in the access areas of the device are present which diminishes as the surface de-traps. This transient depletion region causes the conductance of the FET to increase with time creating what is commonly known as gate lag. Figure1. Pulsed IV Id-vs-pulse width at varied Vgs pulse levels at -2 O C EXPERIMENTAL METHODS Many design of experiments were run to assess the effects of factors on gate lag. To better assess the effects of factors, some DOE s were run using epi and/or processes with known high trap densities, while others were run with lower known trap density epi and/or processes. The resultant devices were measured over temperature using pulsed IV methods under worst case bias conditions to assess the effects of each factor on gate lag. Measurements on attenuator circuits were also performed on-wafer using the difference in attenuation level (insertion loss) measured at 2ns and 5ms as an indicator of switch speed. The primary gate lag factors that were evaluated are epi doping, epi composition, epi layer thicknesses, ungated recess dimension, pre-passivation treatment methods, silicon nitride passivation deposition conditions, and FET layout configuration. Multiple variables were evaluated within each potential gate lag factor. Experimental Results Pulsed DC Ids -vs- Pulse Width with varied Vgs Pulse Width (us) Vgs=-.25 Vgs=-.5 Vgs=-.75 The design of experiments and device characterizations were performed over a number of years. The pulsed IV data strongly indicated that most of the variables that were evaluated affect gate lag. Vgs=-1 Vgs=-1.25 Vgs=-1.5 Vgs=-1.75 Vgs=-2 Vgs=-3 Vgs=-4

Ids (ma) - Ids (ma/mm) 1 1 12 1 2 2 22 2 1 1 1 12 1 Ids (ma) Ids (ma) 55 5 45 35 3 25 2 15 1 5 9 7 5 3 2 1 Figure 2 shows the pulsed IV results of an epi DOE where epi layer thickness and epi doping was varied. To best understand the effects of these epi factors, this DOE was fabricated using a known higher trap density wafer fabrication process. The results indicated that changes in epi design will reduce the gate lag effects of surface traps. Pulse DC Ids -vs- Pulse Width by Pre-passivation Treatments Figure 3 shows the pulsed IV response of varied ungated recess conditions. To best understand the effects of this factor, the experiment was performed using a known high trap density process. The data indicates that gate lag is affected by this variable, with the largest ungated recess condition having the highest gate lag. Pulsed DC Ids -vs- Pulse Width of 2x2 Epi DOE Control Thickness A/Doping A Thickness A/Doping B Thickness B/Doping A Thickness B/Doping B Figure2. Room temperature pulsed IV response of epi doping and epi thickness factors using high trap density fab process Pulse Width (us) Pre-passivation A Pre-passivation B Pre-passivation C Pre-passivation D Pre-passivation E Pre-passivation F Figure4. Room temperature pulsed IV response of by pre-passivation treatment method Figure 5 shows the affects of varied passivation nitride deposition variables on pulsed IV performance. This DOE was performed using an improved epi and lower trap density fabrication process at prior operations. The process conditions used for silicon nitride passivation deposition strongly affected gate lag. The data may suggest that the silicon nitride passivation deposition process conditions can create traps with time constants of greater than 1ms. It also indicates that minimal gate lag can be achieved with a well characterized epi design and wafer fabrication process. The present ultra fast switch speed FET is a derivative of the passivation A epi and fabrication process from figure 5. Pulsed DC Ids -vs- Pulse Width with Varied Passivation Pulse DC Ids -vs- Pulse Width by Ungated Recess Variable Ungate Rec A Ungate Rec B Ungated Rec C Ungated Rec D Ungated Rec E Ungated Rec F Figure3. Room temperature pulsed IV response of varied ungated recess conditions using high trap density fab process Figure 4 shows the affects of pre-passivation treatment methods on pulsed IV response. This variable clearly affects gate lag, but it s only apparent at pulse widths of less than 5us. Pulse Width (usec) Passivation A Passivation B Passivation C Passivation D Figure5. Room temperature pulsed IV response of by passivation method using improved epi, and lower trap density fabrication processing Devices were also pulsed IV tested over temperature conditions ranging from -2C to +85C. Figure 6 shows the normalized Ids (1,us data points were normalized to the Ids levels of the 85C device and then scaled across different pulse widths). There are minimal differences in gate lag across this temperature range for the ultra fast switch speed FET with it being only slightly more dispersive at -2C.

Normalized Ids 11. % 1. % 9. %. % 7. %. % 5. %. % 3. % 2. % 1. %. % - 1. % Normalized Pulsed IV by Temperature of each arm, while the orange lines indicate the insertion loss levels of each arm. This circuit reaches 9% power in less than 1ns, and 1% power in less than 15ns. -2C 25C 85C 1 Figure6. Normalized pulsed IV response by temperature of present ultra fast switch speed FET at Vgs pulsed from -5V to.5v and Vds pulsed from to.5v PRODUCT RESULTS A design of experiments was also run to better understand the effects of FET and design configurations on the switch speed of circuits. A series/shunt single bit attenuator was used for this evaluation which is shown in figure 7. Resistors R1 and R2 determine the attenuation level of the circuit while R3 is for impedance matching. Different FET types (number of gates/fet, and number of FETs in series) as well as capacitor and gate resistor values were evaluated on both the series and shunt portions of the test circuit. The attenuation level of the circuits was tested using an engineering on-wafer prober. The prober was setup to measure the attenuation level (insertion loss) in 5ns increments from 5ns prior to the series FET being turnedoff and shunt FET turned-on until 5ms after this event. The difference in attenuation level from 7ns point (2ns after series FET turned off) and 5ms after this event was calculated and is used as an indicator of switch speed. RF1 V2 R1 V1 FET1 FET2 R3 GND R2 RF2 Figure7. FET and circuit design element switch speed test circuit The on-wafer test data from over 9, devices fabricated with the ultra fast FET process is shown in figure 8. There is a clear effect of circuit design on switch speed. FET configuration, capacitor and resistor values have a meaningful affect on the overall switch speed. The ultra fast switching speed FET technology is in production and is being used on switch and attenuator products. An example of the switching speeds being attained on a single pole, two throw switch circuit is shown in figure 9. The green lines indicate the timing of the gate bias voltage Figure8. Percent difference in insertion loss between 2ns and 5ms of design configuration DOE measured at RF on-wafer test. 5ns/division Figure9. Single pole two throw phemt circuit switch speed. Green lines are the gate bias voltage conditions for each arm. Orange lines are corresponding RF response of each arm in dbm. Conclusions Device performance requirements and characteristics will evolve with time. Over temperature pulsed IV measurements are a valuable tool for characterizing the transient performance of FETs. It was used in conjunction with many epi, process and design DOE s to better understand factors that affect the gate lag and switch speed of devices and circuits. This characterization and improvement effort resulted in an ultra fast switch speed phemt FET that supports customer performance requirements. REFERENCES [1] A.F. Basile, et al Experimental and Numerical Analysis of Gate- and Drain-Lag Phenomena in AlGaAs/InGaAs PHEMTs, 22 EDMO ACRONYMS FET: Field Effect Transistor HBT: Heterojunction Bipolar Transistor LTE: Long Term Evolution phemt: Pseudomorphic High Electron Mobility Transistor

WCDMA: Wideband Code Division Multiple Access