Automotive TFQ. A brief introduction of automotive test for quality Jonathan Ying

Similar documents
IRF130, IRF131, IRF132, IRF133

HP4410DY. Features. 10A, 30V, Ohm, Single N-Channel, Logic Level Power MOSFET. Symbol. Ordering Information. Packaging

Automotive Surge Suppression Devices Can Be Replaced with High Voltage IC

DatasheetArchive.com. Request For Quotation

HITFET BTS3800SL. Datasheet. Automotive. Smart Low Side Power Switch. Small Protected Automotive Relay Driver Single Channel, 800mΩ

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. Features. General Description. Applications. Ordering Information. Marking Information

RTQ2569-QA. 200mA, 36V, 2 A IQ, Low Dropout Voltage Linear Regulator. Features. General Description. Applications

MAX8863T/S/R, MAX8864T/S/R. Low-Dropout, 120mA Linear Regulators. General Description. Benefits and Features. Ordering Information.

FAN MHz TinyBoost Regulator with 33V Integrated FET Switch

LM2925 Low Dropout Regulator with Delayed Reset

LM2935 Low Dropout Dual Regulator

TLS202A1. Data Sheet. Automotive Power. Adjustable Linear Voltage Post Regulator TLS202A1MBV. Rev. 1.0,

Features. Symbol JEDEC TO-204AA GATE (PIN 1)

FAN7093 High-Current PN Half-Bridge Driver

EUP V/12V Synchronous Buck PWM Controller DESCRIPTION FEATURES APPLICATIONS. Typical Application Circuit. 1

RT2517B. 1A, 6V, Ultra-Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information

FAN5602 Universal (Step-Up/Step-Down) Charge Pump Regulated DC/DC Converter

SGM4064 Over-Voltage Protection IC and Li+ Charger Front-End Protection IC with LDO Mode

PH9 Reliability. Application Note # 51 - Rev. A. MWTC MARKETING March 1997

TPH3207WS TPH3207WS. GaN Power Low-loss Switch PRODUCT SUMMARY (TYPICAL) Absolute Maximum Ratings (T C =25 C unless otherwise stated)

TRENCHSTOP TM IGBT3 Chip SIGC20T120LE

40 V N-channel Trench MOSFET

eorex (Preliminary) EP3101

RT2517A. 1A, 6V, Ultra Low Dropout Linear Regulator. General Description. Features. Applications. Ordering Information. Marking Information

TOPFET high side switch

FPF2495 IntelliMAX 28 V Over-Voltage, Over-Current Protection Load Switch with Adjustable Current-Limit Control

Electrostatic Test Structures for Transmission Line Pulse and Human Body Model Testing at Wafer Level

Single Channel Protector in an SOT-23 Package ADG465

Triple Voltage Regulator TLE 4471

8 S1, D2. Storage Temperature Range Soldering Temperature, for 10 seconds 300 (1.6mm from case )

Application Note AN- 1117

30 V, 230 ma P-channel Trench MOSFET

PMCM4401UNE. Table 1. Quick reference data Symbol Parameter Conditions Min Typ Max Unit

VN06SP HIGH SIDE SMART POWER SOLID STATE RELAY

FPF1320 / FPF1321 IntelliMAX Dual-Input Single-Output Advanced Power Switch with True Reverse-Current Blocking

20 V, 800 ma dual N-channel Trench MOSFET

60 V, 320 ma N-channel Trench MOSFET

FAN2013 2A Low-Voltage, Current-Mode Synchronous PWM Buck Regulator

235 W Maximum Power Dissipation (whole module) 470 T J Junction Operating Temperature -40 to 150. Torque strength

RT9085A. 1A, 5.5V, Ultra Low Dropout Linear Regulator. Features. General Description. Pin Configuration. Applications. Marking Information

Single Channel Linear Controller

TRENCHSTOP TM IGBT4 Low Power Chip IGC13T120T8L

GM6615X Series V2.04. Features. Description. Application. Typical Application Circuits 1.5A ULTRA LOW DROPOUT VOLTAGE REGULATORS 2016/3/29

RT9167/A. Low-Noise, Fixed Output Voltage, 300mA/500mA LDO Regulator Features. General Description. Applications. Ordering Information RT9167/A-

50 V, 160 ma dual P-channel Trench MOSFET

Automotive N-Channel 40 V (D-S) 175 C MOSFET

Load-Dump/Reverse-Voltage Protection Circuits

= 25 C 8 = 110 C 8 = 150 C. Watts T J. = 4mA) = 0V, I C. = 4mA, T j = 25 C) = 25 C) = 100A, T j = 15V, I C = 125 C) = 0V, T j = 25 C) 2 = 125 C) 2

NUD3124, SZNUD3124. Automotive Inductive Load Driver

PI2003 Series. Universal Active ORing Controller IC. Description. Features. Applications. Package Information. Typical Applications:

TOPFET high side switch SMD version

RT V DC-DC Boost Converter. Features. General Description. Applications. Ordering Information. Marking Information

Dual, Zero Drift, Single-Supply, Rail-to-Rail I/O, Operational Amplifier. Radiation tested to 10Krads (Si)

Relay driver Power management in automotive and industrial applications LED driver DC-to-DC converter

Low Quiescent Current Surge Stopper: Robust Automotive Supply Protection for ISO and ISO Compliance

TRENCHSTOP TM IGBT3 Chip SIGC42T170R3GE

DUAL STEPPER MOTOR DRIVER

PMV250EPEA. 1. General description. 2. Features and benefits. 3. Applications. 4. Quick reference data

TRENCHSTOP TM IGBT4 Low Power Chip IGC99T120T8RL

30 / 30 V, 350 / 200 ma N/P-channel Trench MOSFET. Table 1. Quick reference data Symbol Parameter Conditions Min Typ Max Unit TR2 (P-channel)

150mA, Low-Dropout Linear Regulator with Power-OK Output

FAN5340 Synchronous Constant-Current Series Boost LED Driver with PWM Brightness Control and Integrated Load Disconnect

LX7157B 3V Input, High Frequency, 3A Step-Down Converter Production Datasheet

60 / 50 V, 330 / 170 ma N/P-channel Trench MOSFET

DIO6605B 5V Output, High-Efficiency 1.2MHz, Synchronous Step-Up Converter

Logic level compatible Very fast switching Trench MOSFET technology ElectroStatic Discharge (ESD) protection > 2 kv HBM AEC-Q101 qualified

Radiation Hardened Ultra Low Dropout Adjustable Positive Linear Regulator

2MHz, High-Brightness LED Drivers with Integrated MOSFET and High-Side Current Sense

HFI50N06A / HFW50N06A 60V N-Channel MOSFET

CONSONANCE. 4A, Standalone Li-ion Battery Charger CN3761. General Descriptions: Features: Pin Assignment: Applications:

Demonstration Note for NCV Automotive Grade High-Frequency Start-Stop Boost Controller

LM2904AH. Low-power, dual operational amplifier. Related products. Description. Features. See LM2904WH for enhanced ESD performances

Automotive N-Channel 100 V (D-S) 175 C MOSFET

2MHz, High-Brightness LED Drivers with Integrated MOSFET and High-Side Current Sense

SILICON POWER MOS FET NE A

Thermal behavior of the new high-current PROFET

A6850. Dual Channel Switch Interface IC. Features and Benefits 4.75 to 26.5 V operation Low V IN -to-v OUT voltage drop 1 / 10 current sense feedback

IRS21867S HIGH AND LOW SIDE DRIVER

CONSONANCE. 4A, Standalone Li-ion Battery Charger IC With Photovoltaic Cell MPPT Function CN3791. General Descriptions: Features: Pin Assignment:

LM9072 Dual Tracking Low-Dropout System Regulator

Advanced Monolithic Systems

500mA Low-Dropout Linear Regulator in UCSP

Features. Applications

PART NC OUT OUT RESET OUTPUT

12N60 12N65 Power MOSFET

60V High-Speed Precision Current-Sense Amplifier

Automotive High Side TMOS Driver

SGM mA Buck/Boost Charge Pump LED Driver

LMC6772 Dual Micropower Rail-To-Rail Input CMOS Comparator with Open Drain Output

Symbol Parameter Typical

EUP A Ultra Low-Dropout Linear Regulator DESCRIPTION FEATURES APPLICATIONS. Typical Application Circuit

PMXB360ENEA. Relay driver Power management in automotive and industrial applications LED driver DC-to-DC converter

IRF7821PbF. HEXFET Power MOSFET

TLE4916-1K. Datasheet. Sense & Control. Low Power Automotive Hall Switch. Rev.1.0,

MIC4478/4479/4480. General Description. Features. Applications. Typical Application. 32V Low-Side Dual MOSFET Drivers

TLF1963. Data Sheet. Automotive Power. Low Dropout Linear Voltage Post Regulator TLF1963TB TLF1963TE. Rev. 1.0,

Automotive N-Channel 40 V (D-S) 175 C MOSFET

LM1951 Solid State 1 Amp Switch

OBSOLETE. Lithium-Ion Battery Charger ADP3820

PMGD290UCEA. 1. General description. 2. Features and benefits. 3. Applications. Quick reference data

Transcription:

Automotive TFQ A brief introduction of automotive test for quality Jonathan Ying 1

Why do we need this? Its quite simple quality in automotive safety applications is critical,automotive OEM require 0 DPPM (Defective Parts Per Million). 2

Automotive Analog TFQ Methods OVST IDDQ BVDSS SOA 3

OVST OVST Over Voltage Stress Test Need for OVST Reduce DPPM & customer returns due to random fabdefects Avoid need for burn-in, due to upstream detection of defects Shorter loop from probe test to fab if defects increase dramatically OVST -voltage stress test that accelerates Oxide defect failures OVST required on any device that has oxide area > 10K μm2 Provides equivalent of burn in with out its costs & problems TARGET : 24 Hrs (25 C Burn-in @Vop,max) OVST test sequence 1.Measure current before stress (nom or max operating voltage) 2.Apply OVST stress voltage (measure current during stress for info only) 3.Measure current after stress (same condition as step 1) 4.Calculate Delta current before and after stress. Need to be practically zero 4

OVST -Continued Trade off between ratio of OVST stress voltage & test duration =device voltage max rating to test time Recommended OVST stress voltage = 1.6X Max operating voltagefor 100mS to achieve 24 hr equivalent burn-in 5

OVST -Continued Circuits need to be in sleep state (Current draw should be very small μa) and components should be able to withstand OVST voltage Design for OVST testing is challenging Direct method (across DUT) or indirect method (DUT through other devices) can be implemented Additional probe pads or OVST test bus may be needed A bond out option may also be required Group devices with similar voltage ratings. Stress as many of these groups in parallel to save test time Typical gate oxide short is in the order of few hundred Ohms. Expect na to ma of leakage current after OVST breakdown OVST implemented in parallel with other tests like digital IDDQ, logic scan, current limit tests etc. OVST current should be simulated during top level design verification by adding a few hundred Ohms across the gate oxide 6

OVST Example Example of direct method of OVST testing 7

What is IDDQ? IDDQ= QUIESCENT SUPPLY CURRENT (in lowest power mode) Desire lowest current possible to detect small changes due to defects IDDQ DRIFT= CHANGE IN IDDQ POST-STRESS ACCELERATED BY VOLTAGE STRESS TYPICAL LIMITS = FEW 100 μa Purpose : IDENTIFY PARTS (or WAFERS or LOTS) with SMALL DEFECTS THAT AFFECT SUPPLY CURRENT LEAKY JUNCTIONS ANTENNA DEFECTS SHORTED FETs GOI (Gate Oxide Integrity) 8

What is IDDQ?-Continue During OVST stress, pre-and post-iddq current is measured at the same pad ( other circuits must be able to be shut off for IDDQ measurement). In Standard Technique, all circuits powered by a supply come from a single source. IDDQ measurements are obscured by circuits which cannot be shut off. ( OVST Control bit shuts off all current draw in block when high). An IDDQ-aware design splits the circuit to two bond pads. Bond Pad B is used for primary IDDQ info, and Pads A & B are joined by bond-out to the package (this technique assumes all OVST/IDDQ testing occurs at probe). 9

BVdss Test BVdss Breakdown Voltage of Drain with Gate grounded The BVdss test is used to verify that the D-G clamp threshold voltage is sufficiently lower than that of the drain-source breakdown voltage of the device. Large FET drivers used for driving inductive loads use a D-G clamp to absorb large voltage spikes by turning ON the FET D-G clamp works when voltage is large enough to breakdown the clamp device, pulling up the gate to turn ON the device. The energy is dissipated by shunting the current to supply or ground 10

BVdss Test -Continued Why BVdss is needed If the D-S BV is lower and near the D-G clamp breakdown, the energy of voltage spikes may be dissipated by breaking down the device rather than turning it ON with the clamp. This is far more stressful to the device. This test accelerates the defect failure by applying greater than nominal voltage to D-G connection A test mode is added to keep the large device turned OFF by shorting G-S voltage Stress D-S beyond max clamp voltage but less than min device breakdown value (from PCD) A current limiting resistor is added in the clamp path, test leakage currents before and after BVdss test to verify no damage has occurred 11

SOA Stress Test SOA Safe Operating Area SOA test stresses large FET drivers by emulating max allowable energy to be dissipated by inductive fly back. Weak devices can pass Rdson and I limit tests. So, devices are forced to dissipate energy levels resembling that of the max allowed in system Verify using low level leakage tests that nothing has changed before and after these tests. 12

SOA Stress Test -Continued The test is performed by subjecting the output to two different stresses. Each stress consists of a pulse-train of 5 current pulses. The pulse width and current value are varied between the two pulse-trains. This purpose of this test is to stress the device to the maximum extent it may encounter in the customer s system. This can be dangerous as the potential for creating walking wounded parts is quite high. Much care should be taken when determining values and planning for test robustness. The SOA testing is begun by performing a low-level leakage measurement on the device. Pre and post stress leakage measurements will be compared to verify that no damage has occurred to the device. This is critical and mustbe evaluated carefully. Most likely, failures of this test will show leakagevariation between pre and post measurements, but may still be functional and pass other parametric tests. 13

SOA Stress Test -Continued Stress 1(High Current Pulses): This test is performed by setting the current to the maximum current expected from the fly back of the inductive load. This is typically specified as the maximum allowable current through the device. The pulse width is set to 200uS (200uS chosen because it is the fastest most ATE instruments can accurately generate such a pulse). High current pulse train validates the max current handling / power handling capability of the LDMOS. 5 high current (>2a), short pulses (200us) 14

SOA Stress Test -Continued Stress 2 (Low Current Pulses): This test is performed by setting the current, pulse width, and duty cycle to replicate the maximum amount of energy required to be dissipated by the device. Low current pulse validates the energy handling capability of the LDMOS. Compare the low-level leakage measurements made before and after the SOA stresses to verify nothing has changed in the device. 5 low current (750ma), high voltage (~50v) energy pulses (2ms) 15

What is AEC Q100? Defined by the Automotive Electronics Council (AEC) Original AEC members were: Chrysler, Delco Electronics (GM), and Ford The published base specification for Semiconductors is: AEC Q100 The first version of AEC Q100 was published in 1994 AEC Q100, and the supporting documents, sets standards for : Qualification Requirements and Methods Production Testing Documentation http://www.aecouncil.com/ 16

What are the AEC Q100 documents? AEC - Q100 Rev - G base: Stress Qualification For Integrated Circuits (base document only with no test methods) AEC - Q100-001 - Rev-C: Wire Bond Shear Test AEC - Q100-002 - Rev-E: Human Body Model (HBM) Electrostatic Discharge Test AEC - Q100-003 - Rev-E: Machine Model (MM) Electrostatic Discharge Test AEC - Q100-004 - Rev-D: IC Latch-Up Test AEC - Q100-005 - Rev-D1: Non-Volatile Memory Program/Erase Endurance, Data Retention, and Operational Life Test AEC - Q100-006 - Rev-D: Electro-Thermally Induced Parasitic Gate Leakage Test (GL) AEC - Q100-007 - Rev-B: Fault Simulation and Test Grading AEC - Q100-008 - Rev-A: Early Life Failure Rate (ELFR) AEC - Q100-009 - Rev-B: Electrical Distribution Assessment AEC - Q100-010 - Rev-A: Solder Ball Shear Test AEC - Q100-011 - Rev-C1: Charged Device Model (CDM) Electrostatic Discharge Test. Not all tests apply to all devices 17

What are the AEC Q100 Grades? There are 5 grades, based on the AMBIENT operating temperature. Grade 0: -40 C to +150 C ambient operating temperature range Grade 1: -40 C to +125 C ambient operating temperature range Grade 2: -40 C to +105 C ambient operating temperature range. Grade 3: -40 C to +85 C ambient operating temperature range Grade 4: 0 C to +70 C ambient operating temperature range Grade 1 is the most common, followed by Grade 2 (1) Above PSRR region is referred from TI literature number sylt202, Understanding power supply ripple rejection in linear regulators. 18

What is NOT part of AEC Q100? AEC Q100 does NOT require testing for Immunity to Conducted Transients for devices that are connected directly to the battery SAE-J1113 ISO-7637 There are 8 different Conducted Immunity Test Pulses, two most common are: Load Dump (Test Pulse 5A) Starter Motor Engagement, aka Cold Crank (Test Pulse 4) AEC Q100 does NOT require Reverse Battery (V IN below GND), Reverse Bias (V OUT > V IN ), Reverse Leakage (V OUT to V IN ), V OUT Shorted to Battery (or V IN ), or other Fault conditions be ensured. However, individual Automotive customers could ask for characterization information for these conditions on a case-by-case basis, or they could insist that the conditions be added to the datasheet and ATE tested. 19