GENERAL DESCRIPTION The ICS is a high performance Differential-to-LVDS FEATURES BLOCK DIAGRAM PIN ASSIGNMENT ICS

Similar documents
PCI Express Jitter Attenuator

PIN ASSIGNMENT. Q0 nq0. Q1 nq1. Q2 nq2. Q3 nq3

PRELIMINARY PIN ASSIGNMENT VDD. nq0. CLK nclk. nq1 CLK_SEL. PCLK npclk. nq2 GND. Q3 nq3 CLK_EN. Q4 nq4. Q5 nq5. nq6. nq7. nq8

7 ICS LOW SKEW, 1-TO-16 DIFFERENTIAL-TO-3.3V LVPECL FANOUT BUFFER

FemtoClock Crystal-to-LVDS Clock Generator

PIN ASSIGNMENT. 0 0 PLL Bypass

GENERAL DESCRIPTION PIN ASSIGNMENT BLOCK DIAGRAM Data Sheet. 1/ 2 Differential-to-LVDS Clock Generator

ICS87008I LOW SKEW, 1-TO-8 DIFFERENTIAL-TO-LVCMOS/LVTTL CLOCK GENERATOR

FEATURES 2:1 single-ended multiplexer Q nominal output impedance: 15Ω (V DDO BLOCK DIAGRAM PIN ASSIGNMENT 2:1, SINGLE-ENDED MULTIPLEXER ICS83052I

FEATURES. GENERAL DESCRIPTION ICS I is a low phase noise Clock Generator ICS and is a member of the HiperClockS family of high BLOCK DIAGRAM

ICS83032I 75MHZ, 3 RD OVERTONE OSCILLATOR W/DUAL LVCMOS/LVTTL OUTPUTS. 75MHZ, 3RD OVERTONE Integrated OSCILLATOR W/DUAL ICS83032I

1:2 LVCMOS/LVTTL-to-LVCMOS/LVTTL Zero Delay Buffer for Audio

ICS LOW SKEW, 1-TO-2 DIFFERENTIAL-TO-2.5V/3.3V LVPECL/ECL FANOUT BUFFER ICS853011

ICS83021I. Features. General Description. Pin Assignment. Block Diagram 1-TO-1 DIFFERENTIAL- TO-LVCMOS/LVTTL TRANSLATOR

Low Skew, 1-to-6, Crystal-to-LVDS Fanout Buffer ICS DATA SHEET. General Description. Features. Block Diagram. Pin Assignment ICS

ICS MHZ, CRYSTAL-TO-LVCMOS / LVTTL FREQUENCY SYNTHESIZER 260MHZ, CRYSTAL-TO-LVCMOS ICS84021

FemtoClock Crystal-to-3.3V LVPECL Frequency Synthesizer

FemtoClock Crystal-to-LVDS Clock Generator ICS DATA SHEET. Features. General Description. Pin Assignment. Block Diagram

PRELIMINARY LOW SKEW, 2-TO-4 LVCMOS/LVTTL-TO-LVPECL/ECL CLOCK MULTIPLEXER VCC PIN ASSIGNMENT. Q0 nq0. Q1 nq1. Q3 nq3

FEATURES BLOCK DIAGRAM PIN ASSIGNMENT. 9DB306 Data Sheet. PCI Express Jitter Attenuator

ICS83056I-01. General Description. Features. Block Diagram. Pin Assignment 6-BIT, 2:1, SINGLE-ENDED LVCMOS MULTIPLEXER ICS83056I-01

Low Skew, 1-to16, Differential-to-2.5V LVPECL Fanout Buffer

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

ICS LOW EMI CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET

ICS NETWORKING CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

FEATURES One differential LVPECL output pair

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

FemtoClock Crystal-to-LVDS Clock Generator

FemtoClock Crystal-to-3.3V LVPECL Clock Generator ICS843011C

FEATURES (default) (default) 1 1 5

4/ 5 Differential-to-3.3V LVPECL Clock Generator

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

ICS843004I-04 FEMTOCLOCKS CRYSTAL/LVCMOS-TO- 3.3V LVPECL FREQUENCY SYNTHESIZER

FEATURES SRCT[1:4] SRCC[1:4]

LOW PHASE NOISE CLOCK MULTIPLIER. Features

Low Skew, 1-to-6, Differential-to- 2.5V, 3.3V LVPECL/ECL Fanout Buffer

ICS501 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK3727D LOW COST 24 TO 36 MHZ 3.3 VOLT VCXO. Description. Features. Block Diagram DATASHEET

BLOCK DIAGRAM. Phase Detector. Predivider 2

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

3.3 VOLT FRAME RATE COMMUNICATIONS PLL MK1574. Features. Description. Block Diagram DATASHEET

ICS HDTV AUDIO/VIDEO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

ICS FemtoClock Crystal-to-3.3V LVPECL Clock Generator DATA SHEET. General Description. Features. Block Diagram. Pin Assignment.

FemtoClock Crystal-to-LVDS Frequency Synthesizer w/integrated Fanout Buffer

ICS TO-6, LVPECL-TO-HCSL/LVCMOS 1, 2, 4 CLOCK GENERATOR

FEATURES PIN ASSIGNMENT

ICS HIGH PERFORMANCE VCXO. Features. Description. Block Diagram DATASHEET

Low Skew, 1-To-4, Crystal Oscillator/LVCMOS-To-3.3V LVPECL Fanout Buffer

Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

2:1 LVDS Multiplexer With 1:2 Fanout and Internal Termination

Features VDD 1 CLK1. Output Divide PLL 2 OE0 GND VDD. IN Transition Detector CLK1 INB. Output Divide PLL 2 OE0 GND

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

ICS542 CLOCK DIVIDER. Features. Description. Block Diagram DATASHEET. NOTE: EOL for non-green parts to occur on 5/13/10 per PDN U-09-01

PCI-EXPRESS CLOCK SOURCE. Features

Low Voltage/Low Skew, 1:4 PCI/PCI-X Zero Delay Clock Generator

BLOCK DIAGRAM PIN ASSIGNMENT ICS841S02I PCI EXPRESS CLOCK GENERATOR PRELIMINARY

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Features VDD. PLL Clock Synthesis and Spread Spectrum Circuitry GND

ICS553 LOW SKEW 1 TO 4 CLOCK BUFFER. Description. Features. Block Diagram DATASHEET

ICS MHZ, LOW JITTER, CRYSTAL-TO-3.3V DIFFERENTIAL LVPECL FREQUENCY SYNTHESIZER

MK1413 MPEG AUDIO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

Features VDD 2. 2 Clock Synthesis and Control Circuitry. Clock Buffer/ Crystal Oscillator GND

PCI Express TM Clock Generator

ICS571 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

GENERAL DESCRIPTION PIN ASSIGNMENT BLOCK DIAGRAM Data Sheet. Low Voltage, Low Skew 3.3V LVPECL Clock Generator ICS

ICS558A-02 LVHSTL TO CMOS CLOCK DIVIDER. Description. Features. Block Diagram DATASHEET

Low SKEW, 1-to-11 Differential-to-3.3V LVPECL Clock Multiplier / Zero Delay Buffer

MK3722 VCXO PLUS AUDIO CLOCK FOR STB. Description. Features. Block Diagram DATASHEET

GENERAL DESCRIPTION The ICS is a general purpose, six LVHSTL ICS output high frequency synthesizer and a member HiPerClockS BLOCK DIAGRAM

LOCO PLL CLOCK MULTIPLIER. Features

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

ICS7151A-50 SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

BLOCK DIAGRAM PIN ASSIGNMENT. 8432I-101 Data Sheet. 700MHz, Differential-to-3.3V LVPECL Frequency Synthesizer ICS8432I-101

BLOCK DIAGRAM PIN ASSIGNMENTS. 8302I-01 Datasheet. Low Skew, 1-to-2 LVCMOS / LVTTL Fanout Buffer W/ Complementary Output

TRIPLE PLL FIELD PROG. SPREAD SPECTRUM CLOCK SYNTHESIZER. Features

Differential-to-HSTL Zero Delay Clock Generator

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK3721 LOW COST 16.2 TO 28 MHZ 3.3 VOLT VCXO. Description. Features. Block Diagram DATASHEET. MK3721D is recommended for new designs.

ICS2304NZ-1 LOW SKEW PCI/PCI-X BUFFER. Description. Features. Block Diagram DATASHEET

ICS511 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

FEATURES GENERAL DESCRIPTION BLOCK DIAGRAM PIN ASSIGNMENT Data Sheet. Low Skew, 1-to-4 Differential-to-3.3V LVPECL Fanout Buffer

MK LOW PHASE NOISE T1/E1 CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

FEATURES Four-bit, 2:1 single-ended multiplexer Nominal output impedance: 15Ω (V PIN ASSIGNMENT BLOCK DIAGRAM

IDT5V60014 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

LOCO PLL CLOCK MULTIPLIER. Features

LOW SKEW 1 TO 4 CLOCK BUFFER. Features

ICS502 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

MK5811C LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

MK2703 PLL AUDIO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

Advance Information Clock Generator for PowerQUICC III

3.3 VOLT COMMUNICATIONS CLOCK PLL MK Description. Features. Block Diagram DATASHEET

ICS512 LOCO PLL CLOCK MULTIPLIER. Description. Features. Block Diagram DATASHEET

MK74CB218 DUAL 1 TO 8 BUFFALO CLOCK DRIVER. Description. Features. Block Diagram DATASHEET. Family of IDT Parts

MK2705 AUDIO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

Transcription:

ICS874003-02 GENERAL DESCRIPTION The ICS874003-02 is a high performance Differential-to-LDS Jitter Attenuator designed for ICS HiPerClockS use in PCI Express systems. In some PCI Express systems, such as those found in desktop PCs, the PCI Express clocks are generated from a low bandwidth, high phase noise PLL frequency synthesizer. In these systems, a jitter attenuator may be required to attenuate high frequency random and deterministic jitter components from the PLL synthesizer and from the system board. The ICS874003-02 has a bandwidth of 400kHz. The 400kHz provides an intermediate bandwidth that can easily track triangular spread profiles, while providing good jitter attenuation. The ICS874003-02 uses IDT s 3 rd Generation FemtoClock TM PLL technology to achive the lowest possible phase noise. The device is packaged in a 20 Lead TSSOP package, making it ideal for use in space constrained applications such as PCI Express add-in cards. FEATURES Three Differential LDS output pairs One Differential clock input and supports the following input types: LPECL, LDS, LHSTL, SSTL, HCSL Output frequency range: 98MHz - 320MHz frequency range: 98MHz - 128MHz CO range: 490MHz - 640MHz Cycle-to-cycle jitter: 35ps (maximum) Supports PCI-Express Spread-Spectrum Clocking The 400kHz bandwidth mode allows the system designer to make jitter attenuation/tracking skew design trade-offs operating supply 0 C to 70 C ambient operating temperature Available in both standard (RoHS 5) and lead-free (RoHS 6) packages BLOCK DIAGRAM OEA Pullup Pulldown F_SEL2:0 Pulldown Pullup 3 Phase Detector CO 490-640MHz F_SEL[2:0] FUNCTION TABLE s F_SEL2 F_SEL1 _SEL0 5 4 2 (default) 3 QA0 nqa0 QA1 nqa1 Outputs QA0/nQA0, QA0/nQA QB0/nQB0 F 0 0 0 0 2 2 1 0 0 5 2 0 1 0 4 2 1 1 0 2 4 0 0 1 2 5 1 0 1 5 4 0 1 1 4 5 1 1 1 4 4 PIN ASSIGNMENT QA1 DDO QA0 nqa0 MR F_SEL0 nc DDA F_SEL1 DD 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 nqa1 DDO QB0 nqb0 F_SEL2 OEB GND OEA MR Pulldown Pullup OEB M = 5 (fixed) 5 4 2 (default) QB0 nqb0 ICS874003-02 20-Lead TSSOP 6.5mm x 4.4mm x 0.92mm package body G Package Top iew IDT / ICS 1 ICS874003AG-02 RE A AUGUST 29, 2006

TABLE 1. PIN DESCRIPTIONS Number, 20, 19, 4 Name QA1, nqa 1 1 2 O 3 QA0, nqa0 5 MR 6, 9, 16 F_SEL0, F_SEL1, F_SEL2 Type utput ower utput Description Differential output pair. LDS interface levels Output supply pins Differential output pair. LDS interface levels Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs (nqx) to go low and the inverted outputs (Qx) to go high. When logic LOW, the internal dividers and the outputs are enabled. LCMOS/LTTL interface levels. O. P. O. Pulldown Pulldown Frequency select pin for QAx/nQAx and QBx0/nQB0 outputs. LCMOS/LTTL interface levels. 7 nc U nused No connect. 8 A P ower Analog supply pin. 10 P ower Core supply pin. Output enable pin for QA pins. When HIGH, the QAx/nQAx outputs are 11 OEA Pullup active. When LOW, the QAx/nQAx outputs are in a high impedance state. LCMOS/LTTL interface levels. 12 P ulldown Non-inverting differential clock input. 13 P ullup Inverting differential clock input. 14 GND P ower Power supply ground. 15 OEB Pullup Output enable pin for QB pins. When HIGH, the QBx/nQBx outputs are active. When LOW, the QBx/nQBx outputs are in a high impedance state. LCMOS/LTTL interface levels. 17, 18 nqb0, QB0 O utput Differential output pair. LDS interface levels. NOTE: Pullup and P ulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. TABLE 2. PIN CHARACTERISTICS Symbol C IN R R P ULLUP P ULLDOWN Parameter nput Capacitance nput Pullup Resistor nput Pulldown Resistor Test Conditions Minimum Typical Maximum Units p I 4 F I 51 kω I 51 kω TABLE 3. OUTPUT ENABLE FUNCTION TABLE OEA s Outputs QA0/nQA0, QA1/nQA QB0/nQB0 OEB 1 0 0 HiZ 1 1 Enabled HiZ Enabled IDT / ICS 2 ICS874003AG-02 RE A AUGUST 29, 2006

ABSOLUTE MAXIMUM RATINGS Supply oltage, 4.6 s, I -0.5 to + 0.5 Outputs, O -0.5 to O + 0.5 Package Thermal Impedance, θ JA 73.2 C/W (0 lfpm) Storage Temperature, T STG -65 C to 1 C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the DC Characteristics or AC Characteristics is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. TABLE 4A. POWER SUPPLY DC CHARACTERISTICS, = A = O = ±5%, TA = 0 C TO 70 C Symbol D D I DD I I D DA DO DA D DO Parameter Test Conditions Minimum Typical Maximum Units Core Supply oltage 3.135 3. 3 3.465 Analog Supply oltage 0.12 3. 3 Output Supply oltage 3.135 3. 3 3.465 Power Supply Current 75 ma Analog Supply Current 12 ma Output Supply Current 75 ma TABLE 4B. LCMOS/LTTL DC CHARACTERISTICS, = A = O = ±5%, TA = 0 C TO 70 C Symbol IH IL I IH I IL Parameter nput High oltage nput Low oltage Test Conditions Minimum Typical Maximum D 0. 3. I 2 D + I -0. 3 0 8 OEA, OEB = IN = 3.465 5 µ A High Current F_SEL0, F_SEL1 F_SEL2, MR DD = IN = 3.465 1 µ A Low Current OEA, OEB = 3.465, = 0 IN -1 µ A F_SEL0, F_SEL1 F_SEL2, MR DD = 3.465, = 0 IN -5 µ A Units TABLE 4C. DIFFERENTIAL DC CHARACTERISTICS, = A = O = ±5%, TA = 0 C TO 70 C Symbol I IH I IL PP Parameter High Current Low Current oltage oltage; NOTE 1, is defined as. I H the Test Conditions = IN = IN = IN = IN Minimum Typical Maximum 5 = 3.465 0 = 3.465 5 = 3.465 = 3.465-1 Units µ 1 A 1 µ A Peak-to-Peak 0.15 1. 3 CMR Common Mode 2 GND + 0. 5-0.85 NOTE 1: Common mode voltage NOTE 2: For single ended applications, maximum input voltage for, and FB_IN, nfb_in is + 0.3. D D IDT / ICS 3 ICS874003AG-02 RE A AUGUST 29, 2006

TABLE 4D. LDS DC CHARACTERISTICS, = A = O = ±5%, TA = 0 C TO 70 C Symbol OD OD OS OS Parameter ifferential Output Test Conditions Minimum 7 Typical 7 Maximum 8 Units m m D oltage 2 5 3 5 4 5 OD Magnitude Change Offset oltage 1. 2 1.35 1. 5 Magnitude Change m OS TABLE 5. AC CHARACTERISTICS, = A = O = ±5%, TA = 0 C TO 70 C Symbol Parameter Test Conditions Minimum Typical Maximum Units fmax Output Frequency 98 320 MHz t jit(cc) Cycle-to-Cycle Jitter, NOTE 1 35 ps t sk(o) Output Skew; NOTE 2, 3 145 ps t sk(b) Bank Skew; NOTE 1, 4 Bank A 55 ps t R / tf O utput Rise/Fall Time 20% to 80% 275 725 ps odc Output Duty Cycle 47 53 % NOTE 1: This parameter is defined in accordance with JEDEC Standard 65. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at /2. D DO NOTE 3: These parameters are guaranteed by characterization. Not tested in production. NOTE 4: Defined as skew within a bank of outputs at the same voltages and with equal load conditions. IDT / ICS 4 ICS874003AG-02 RE A AUGUST 29, 2006

PARAMETER MEASUREMENT INFORMATION ±5% POWER SUPPLY + Float GND, O A LDS Qx nqx SCOPE PP Cross Points CMR GND LDS OUTPUT LOAD AC TEST CIRCUIT DIFFERENTIAL INPUT LEEL nqa0, nqa1, nqb0 nqx QA0, QA1, QB0 Qx tcycle n tcycle n+1 nqy tjit(cc) = tcycle n tcycle n+1 1000 Cycles Qy tsk(o) CYCLE-TO-CYCLE JITTER OUTPUT SKEW nqxx QXx nqa0, nqa1, nqb0 nqxy QXy tsk(b) QA0, QA1, QB0 t PW t PERIOD Where X = A or B t PW odc = x 100% t PERIOD BANK SKEW OUTPUT DUTY CYCLE/PULSE WIDTH/PERIOD IDT / ICS 5 ICS874003AG-02 RE A AUGUST 29, 2006

80% 80% out Clock Outputs 20% t R t F 20% SWING DC LDS out OS / OS OUTPUT RISE/FALL TIME OFFSET OLTAGE SETUP out DC LDS 100 OD / OD out DIFFERENTIAL OUTPUT OLTAGE SETUP IDT / ICS 6 ICS874003AG-02 RE A AUGUST 29, 2006

APPLICATION INFORMATION POWER SUPPLY FILTERING TECHNIQUES As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS874003-02 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL., A, and O should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a 10Ω resistor along with a 10µF and a.01µf bypass capacitor should be connected to each CCA pin..01µf 10Ω A.01µF 10µF FIGURE 1. POWER SUPPLY FILTERING WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage _REF = DD /2 is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the _REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5 and DD =, _REF should be 1.25 and R2/R1 = 0.609. DD Single Ended Clock R1 1K _REF C1 0.1u R2 1K FIGURE 2. SINGLE ENDED SIGNAL DRIING DIFFERENTIAL INPUT IDT / ICS 7 ICS874003AG-02 RE A AUGUST 29, 2006

DIFFERENTIAL CLOCK INPUT INTERFACE The / accepts LDS, LPECL, LHSTL, SSTL, HCSL and other differential signals. Both SWING and OH must meet the PP and CMR input requirements. Figures 3A to 3D show interface examples for the HiPerClockS / input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in Figure 3A, the input termination applies for ICS HiPerClockS LHSTL drivers. If you are using an LHSTL driver from another vendor, use their termination recommendation. 1.8 LHSTL ICS HiPerClockS LHSTL Driver R1 R2 HiPerClockS LPECL R1 R3 R2 HiPerClockS FIGURE 3A. HIPERCLOCKS /N INPUT DRIEN BY ICS HIPERCLOCKS LHSTL DRIER FIGURE 3B. HIPERCLOCKS /N INPUT DRIEN BY LPECL DRIER LPECL R3 125 R4 125 HiPerClockS LDS_Driv er R1 100 Receiver R1 84 R2 84 FIGURE 3C. HIPERCLOCKS /N INPUT DRIEN BY LPECL DRIER FIGURE 3D. HIPERCLOCKS /N INPUT DRIEN BY LDS DRIER RECOMMENDATIONS FOR UNUSED INPUT AND OUTPUT PINS INPUTS: LCMOS CONTROL PINS: All control pins have internal pull-ups or pull-downs; additional resistance is not required but can be added for additional protection. A 1kΩ resistor can be used. OUTPUTS: LDS All unused LDS output pairs can be either left floating or terminated with 100Ω across. If they are left floating, we recommend that there is no trace attached. IDT / ICS 8 ICS874003AG-02 RE A AUGUST 29, 2006

LDS DRIER TERMINATION A general LDS inteface is shown in Figure 4. In a 100Ω differential transmission line environment, LDS drivers require a matched load termination of 100Ω across near the receiver input. For a multiple LDS outputs buffer, if only partial outputs are used, it is recommended to terminate the unused outputs. LDS_Driv er + R1 100-100 Ohm Differiential Transmission Line FIGURE 4. TYPICAL LDS DRIER TERMINATION IDT / ICS 9 ICS874003AG-02 RE A AUGUST 29, 2006

POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS874003-02. Equations and example calculations are also provided. 1. Power Dissipation. The total power dissipation for the ICS874003-02 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for DD = + 5% = 3.465, which gives worst case results. Power (core) MAX = DD_MAX * (I DD_MAX + I DDA_MAX ) = 3.465 * (75mA + 12mA) = 301.45mW Power (outputs) MAX = DDO_MAX * I DDO_MAX = 3.465 * 75mA = 259.87mW Total Power _MAX = 301.45mW + 259.87mW = 561.32mW 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS TM devices is 125 C. The equation for Tj is as follows: Tj = θ JA * Pd_total + T A Tj = Junction Temperature θ JA = Junction-to-Ambient Thermal Resistance Pd_total = Total Device Power Dissipation (example calculation is in section 1 above) T A = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance θ JA must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 66.6 C/W per Table 6 below. Therefore, Tj for an ambient temperature of 70 C with all outputs switching is: 70 C + 0.561W * 66.6 C/W = 107.3 C. This is below the limit of 125 C. This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). TABLE 6. THERMAL RESISTANCE θ JA FOR 20-LEAD TSSOP, FORCED CONECTION θ JA by elocity (Linear Feet per Minute) 0 200 0 Single-Layer PCB, JEDEC Standard Test Boards 114.5 C/W 98.0 C/W 88.0 C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2 C/W 66.6 C/W 63.5 C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. IDT / ICS 10 ICS874003AG-02 RE A AUGUST 29, 2006

RELIABILITY INFORMATION TABLE 6. θ JA S. AIR FLOW TABLE FOR 20 LEAD TSSOP θ JA by elocity (Linear Feet per Minute) 0 200 0 Single-Layer PCB, JEDEC Standard Test Boards 114.5 C/W 98.0 C/W 88.0 C/W Multi-Layer PCB, JEDEC Standard Test Boards 73.2 C/W 66.6 C/W 63.5 C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. TRANSISTOR COUNT The transistor count for ICS874003-02 is: 1408 IDT / ICS 11 ICS874003AG-02 RE A AUGUST 29, 2006

PACKAGE OUTLINE - G SUFFIX FOR 20 LEAD TSSOP TABLE 7. PACKAGE DIMENSIONS Millimeters SYMBOL MIN N 20 MAX A -- 1.20 A1 0.05 0.15 A2 0.80 1.05 b 0.19 0.30 c 0.09 0.20 D 6.40 6.60 E 6.40 BASIC E1 4.30 4. e 0.65 BASIC L 0.45 0.75 α 0 8 aaa -- 0.10 Reference Document: JEDEC Publication 95, MO-153 IDT / ICS 12 ICS874003AG-02 RE A AUGUST 29, 2006

TABLE 8. ORDERING INFORMATION Part/Order Number Marking Package Shipping Packaging Temperature ICS874003AG-02 874003A02 20 Lead TSSOP tube 0 C to 70 C ICS874003AG-02T 874003A02 20 Lead TSSOP 20 tape & reel 0 C to 70 C ICS874003AG-02LF 74003A02L 20 Lead "Lead-Free" TSSOP tube 0 C to 70 C ICS874003AG-02LFT 74003A02L 20 Lead "Lead-Free" TSSOP 20 tape & reel 0 C to 70 C NOTE: Parts that are ordered with an "LF" suffix to the part number are the Pb-Free configuration and are RoHS complaint. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology, Incorporated (IDT) assumes no responsibility for either its use or for infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. IDT / ICS 13 ICS874003AG-02 RE A AUGUST 29, 2006

Innovate with IDT and accelerate your future networks. Contact: www.idt.com For Sales 800-345-7015 408-284-8200 Fax: 408-284-2775 For Tech Support netcom@idt.com 480-763-2056 Corporate Headquarters Integrated Device Technology, Inc. 6024 Silver Creek alley Road San Jose, CA 95138 United States 800 345 7015 +408 284 8200 (outside U.S.) Asia Pacific and Japan Integrated Device Technology Singapore (1997) Pte. Ltd. Reg. No. 199707558G 435 Orchard Road #20-03 Wisma Atria Singapore 238877 +65 6 887 55 Europe IDT Europe, Limited 321 Kingston Road Leatherhead, Surrey KT22 7TU England +44 (0) 1372 363 339 Fax: +44 (0) 1372 378851 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT, the IDT logo, ICS and HiPerClockS are trademarks of Integrated Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered trademarks used to identify products or services of their respective owners. Printed in USA