MM Liquid Crystal Display Driver

Similar documents
MM5452/MM5453 Liquid Crystal Display Drivers

MM5452 MM5453 Liquid Crystal Display Drivers

DS3486 Quad RS-422, RS-423 Line Receiver

DS96172/DS96174 RS-485/RS-422 Quad Differential Line Drivers



LMC7660 Switched Capacitor Voltage Converter

DS14196 EIA/TIA Driver x 3 Receiver

DS8922/DS8922A/DS8923A TRI-STATE RS-422 Dual Differential Line Driver and Receiver Pairs

DS36950 Quad Differential Bus Transceiver

DS90LV017A LVDS Single High Speed Differential Driver

DS14C238 Single Supply TIA/EIA x 4 Driver/Receiver

DS9637A Dual Differential Line Receiver

DS75176B/DS75176BT Multipoint RS-485/RS-422 Transceivers

DS90C402 Dual Low Voltage Differential Signaling (LVDS) Receiver

DS7830 Dual Differential Line Driver

LM2682 Switched Capacitor Voltage Doubling Inverter

LM384 5W Audio Power Amplifier

DS7830/DS8830 Dual Differential Line Driver

DS75451/2/3 Series Dual Peripheral Drivers

LP395 Ultra Reliable Power Transistor

LM195/LM395 Ultra Reliable Power Transistors

DS1488 Quad Line Driver


LM3046 Transistor Array

LM ma, SOT-23, Quasi Low-Dropout Linear Voltage Regulator

DS485 Low Power RS-485/RS-422 Multipoint Transceiver

Applications. NS Part Number SMD Part Number NS Package Number Package Description LM555H/883 H08A 8LD Metal Can LM555J/883 J08A 8LD Ceramic Dip

LMC567 Low Power Tone Decoder

54AC08 Quad 2-Input AND Gate

LMC555 CMOS Timer. Features. Block and Connection Diagrams. Pulse Width Modulator. October 2003

LM199/LM299/LM399 Precision Reference

LMS1487E Low Power RS-485 / RS-422 Differential Bus Transceiver

DS36C279 Low Power EIA-RS-485 Transceiver with Sleep Mode

LM1458/LM1558 Dual Operational Amplifier

DIFFERENTIAL DRIVER CHARACTERISTICS

DS3486 Quad RS-422, RS-423 Line Receiver

LM567/LM567C Tone Decoder


DS3662 Quad High Speed Trapezoidal Bus Transceiver


LM337L 3-Terminal Adjustable Regulator

DS90C032B LVDS Quad CMOS Differential Line Receiver


LM9022 Vacuum Fluorescent Display Filament Driver

DS2003 High Current/Voltage Darlington Drivers

LMS75LBC176 Differential Bus Transceivers

DS14185 EIA/TIA Driver x 5 Receiver


DS1489/DS1489A Quad Line Receiver

54AC00 54ACT00 Quad 2-Input NAND Gate

LM675 Power Operational Amplifier

LMS485 5V Low Power RS-485 / RS-422 Differential Bus Transceiver

54FCT240 Octal Buffer/Line Driver with TRI-STATE Outputs

LM2767 Switched Capacitor Voltage Converter

LM199/LM299/LM399/LM3999 Precision Reference

LM325 Dual Voltage Regulator

LM161/LM261/LM361 High Speed Differential Comparators

LM2925 Low Dropout Regulator with Delayed Reset

LM160/LM360 High Speed Differential Comparator


DS3695/DS3695T/DS3696/DS3697 Multipoint RS485/RS422 Transceivers/Repeaters


CD4046BM/CD4046BC Micropower Phase-Locked Loop


SCAN16512A Low Voltage Universal 16-bit IEEE Bus Transceiver with TRI-STATE Outputs

ADC Bit µp Compatible A/D Converter

LM384 5W Audio Power Amplifier

LM185/LM285/LM385 Adjustable Micropower Voltage References

LMC7660 Switched Capacitor Voltage Converter

LM386 Low Voltage Audio Power Amplifier

LP3470 Tiny Power On Reset Circuit


LM1558/LM1458 Dual Operational Amplifier

LM2907/LM2917 Frequency to Voltage Converter

LM565/LM565C Phase Locked Loop

AME140 Lab #4 ---Basic OP-AMP circuits

LMV225/LMV226/LMV228 RF Power Detector for CDMA and WCDMA

MM Stage Oscillator Divider

DS90C032 LVDS Quad CMOS Differential Line Receiver

LM2907/LM2917 Frequency to Voltage Converter


LMS8117A 1A Low-Dropout Linear Regulator

LM9044 Lambda Sensor Interface Amplifier

LMH Triple High Speed SSOP Op Amp Evaluation Board

LM833 Dual Audio Operational Amplifier

LMX2604 Triple-band VCO for GSM900/DCS1800/PCS1900

LM567/LM567C Tone Decoder

TL082 Wide Bandwidth Dual JFET Input Operational Amplifier

LMH6672 Dual, High Output Current, High Speed Op Amp

54AC191 Up/Down Counter with Preset and Ripple Clock

LM392/LM2924 Low Power Operational Amplifier/Voltage Comparator


DM Segment Decoder/Driver/Latch with Constant Current Sink Outputs

LM2935 Low Dropout Dual Regulator

CD4541BC Programmable Timer


LM3046 Transistor Array

LM193/LM293/LM393/LM2903 Low Power Low Offset Voltage Dual Comparators

Features OUT 34 VDD OUTPUT BUFFERS 35 LATCHES 35-BIT SHIFT REGISTER. Note 1: Pin 23 is Data Enable in MM5450 Pin 23 is Output 35 in MM5451

Transcription:

Liquid Crystal Display Driver General Description The MM145453 is a monolithic integrated circuit utilizing CMOS metal gate, low threshold enhancement mode devices. The chip can drive up to 33 LCD segments and can be paralleled to increase this number. The chip is capable of driving a 4 1 2 digit 7-segment display with minimal interface between the display and the data source. The MM145453 stores display data in latches after it is clocked in, and holds the data until new display data is received. The MM145453 is available in a molded 44 pin surface mount PLCC package. The MM145453 is pin out and functionally compatible with the MC145453. Connection Diagram Features n Serial Data Input n Wide Power Supply operation n TTL Compatibility n Up to 33 LCD Segments n Alphanumeric or Bar Graph capability n Cascaded operation capability n Pin Compatible with MC145453 Applications n COPS or microprocessor displays n Industrial control indicator n Digital clock, thermometer, counter, voltmeter n Instrumentation displays n Remote displays May 2000 MM145453 Liquid Crystal Display Driver Top View Order Number MM145453V See NS Package Number V44A 10128301 2004 Corporation DS101283 www.national.com

Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the Sales Office/ Distributors for availability and specifications. Junction Temperature Lead Temperature (Soldering, 10s) +150 C 300 C Voltage at Any Pin, Referenced to Gnd Storage Temperature Power Dissipation at 25 C Power Dissipation at 70 C -0.3V to +10V -65 C to +150 C 350mW 300mW Recommended Operating Conditions V DD Operating Temperature 3V to 10V 40 C to 85 C Electrical Characteristics The following specifications apply for T A within operation range, V DD = 3.0V to 10V, V SS = 0V, unless otherwise specified. Parameter Conditions Min Typical Max Units Supply Voltage, V DD 3 10 V Average Supply Current, I DD All Outputs Open, Clock=Gnd, Data=Gnd,OSC=Gnd, BP_IN @ 32Hz V DD =5V 10 µa V DD = 10V 40 µa Input Logical 0 Voltage, V IL V DD = 3V 0.4 V V DD = 5V 0.8 V V DD = 10V 0.8 V Input Logical 1 Voltage, V IH V DD = 3V 2.0 V V DD = 5V 2.0 V V DD = 10V 8.0 V Segment Sink Current, I OL V DD = 3V, V OUT = 0.3V -20-40 µa Segment Source Current, I OH V DD = 3V, V OUT = 2.7V 20 40 µa Backplane Out Sink Current, I OL V DD = 3V, V OUT = 0.3V -320-500 µa Backplane Out Source Current, I OH V DD = 3V, V OUT = 2.7V 320 500 µa Segment Output Offset Segment Load = 250pF (Note 2) Voltage +/-50 mv Backplane Output Offset Backplane Load = 8750pF (Note 2) Voltage +/-50 mv Backplane Out Frequency R OSC_IN = 50kΩ, C OSC_IN = 0.01µF 75 Hz Clock Input Frequency, f CLOCK V DD = 3V (Notes 2, 3) 500 khz V DD = 5V (Note 2) 750 khz V DD = 10V (Note 2) 1.0 MHz Clock Input Duty Cycle 40 60 % Data Input Set-Up Time, t DS 300 ns Data Input Hold Time, t DH 300 ns Note 1: Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of Electrical Characteristics specifies conditions of device operation. Note 2: This parameter is guaranteed (but not production tested) over the operating temperature range and the operating supply voltage range. Not to be used in Q.A. testing. Note 3: AC input waveform for test purposes: t r 20ns, t f 20ns, f CLOCK = 500kHz, Duty Cycle = 50% ±10% Note 4: Clock input rise time (t r ) and fall time (t f ) must not exceed 300ns www.national.com 2

Timing Diagram MM145453 10128302 FIGURE 1. Block Diagram 10128303 FIGURE 2. Applications Information The MM145453 is specifically designed to operate 4 1 2 digit 7-segment displays with minimal interface with the display and data source. Serial data transfer from the data source to the display driver is accomplished with 2 signals, serial Data and Clock. Using a format of a leading "1" followed by the 33 data bits and 2 trailing don t care bits, allows data transfer without the need of an additional Data Load signal. Since the MM145453 does not contain a character generator, the formatting of the segment information must be done prior to inputting the data to the MM145453. The transfer of the 33 data bits is complete at the falling edge of the 36th clock cycle, thus providing non-multiplexed, direct drive to the display. Outputs change only if the serial data bits differ from the previous time. Figure 3 shows the data input format. A single start bit of logical 1 precedes the 33 bits of segment data for a total of 34 bits that need to be defined and clocked in. After the 34 bits are clocked in, 2 additional clock cycles are required. At the 36th clock cycle an internal LOAD signal is generated synchronously with the rising edge of the Clock In signal, which loads the 33 bits of segment data in the shift register into the latches. At the falling edge of the 36th clock cycle an internal RESET signal is generated which clears all the shift registers for the next set of data. The shift registers are static master-slave configuration. There is no clear for the master portion of the first shift register, thus allowing continuous operation. The data during the 35th and 36th clock cycles is "don t care", but setting data to logical 0 for these two clock cycles is the preferred format. The data input bits map directly to the segment output pins and the display. The MM145453 does not have any format restrictions, as all outputs are controllable. The MM145453 has an internal oscillator which can generate the required clock signal to drive the LCD back plane. The frequency of the internal oscillator is set by a pull-up resistor (R OSC_IN ) connected from the OSC_IN pin to V DD, and a capacitor (C OSC_IN ) connected from the OSC_IN pin to Ground. Due to the current sink limitations of the OSC_IN circuitry, the lowest recommended resistor value for setting the oscillator frequency is 9kΩ. It will typically take 2 to 4 RC time constants to charge the OSC_IN pin from near 0V to within 1V of V DD which is the high threshold voltage point for the OSC_IN circuitry. An approximate calculation of f OSC is: f OSC =1/(lη(V DD /1V) X R OSC_IN XC OSC_IN ) 3 www.national.com

Applications Information (Continued) AR OSC_IN resistor value of 50kΩ with a C OSC_IN capacitor value of 0.01µF and a V DD value of 5.00V would produce a typical oscillator frequency ( f OSC ) of about 1200Hz. The f OSC signal is divided by 16 before it is presented at the BP_OUT pin. For this example the approximate BP_OUT frequency will be f OSC /16, or about 75Hz. The BP_IN pin of the MM145453 can be used with an externally supplied signal, provided it has a duty cycle of 50%. Any deviation from a precise 50% duty cycle will result Input Data Format in an offset voltage on the LCD. The use of an external clock allows synchronizing the display drive with AC power, other internal clocks, or DVM integration time to reduce interference from the display. When using an external clock for the back plane drive the internal oscillator should be disabled by connecting the OSC_IN pin directly to ground. This will prevent possible internal oscillations, and reduce device dissipation. The MM145453 is a pin out variation of the MM5453. For additional applications information please refer to the MM5453 data sheet. 10128304 FIGURE 3. www.national.com 4

Physical Dimensions inches (millimeters) unless otherwise noted MM145453 Liquid Crystal Display Driver Top View Order Number MM145453V See NS Package Number V44A LIFE SUPPORT POLICY NATIONAL S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. BANNED SUBSTANCE COMPLIANCE certifies that the products and packing materials meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no Banned Substances as defined in CSP-9-111S2. Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 www.national.com Europe Customer Support Center Fax: +49 (0) 180-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +44 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 Asia Pacific Customer Support Center Email: ap.support@nsc.com Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560 National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.