FPGA Simulation of WCDMA Baseband Receiver Carrier Synchronization Unit

Similar documents
A Simulation Tool for Third Generation CDMA Systems Presentation to IEEE Sarnoff Symposium

DESIGN AND IMPLEMENTATION OF WCDMA RAKE RECEIVER USED IN 3G WIRELESS COMMUNICATION

Abstract. Marío A. Bedoya-Martinez. He joined Fujitsu Europe Telecom R&D Centre (UK), where he has been working on R&D of Second-and

Design and Implementation of a WCDMA Uplink Baseband Receiver IC

WIDE-BAND code-division multiple access (W-CDMA),

PERFORMANCE ANALYSIS OF DOWNLINK POWER CONTROL IN WCDMA SYSTEM

Level 6 Graduate Diploma in Engineering Wireless and mobile communications

Spread Spectrum Techniques

WCDMA Basics Chapter 2 OBJECTIVES:

CDMA Principle and Measurement

Spread Spectrum: Definition

CDMA - QUESTIONS & ANSWERS

The 5th Smart Antenna Workshop 21 April 2003, Hanyang University, Korea Broadband Mobile Technology Fumiyuki Adachi

Experimental Investigation of the Performance of the WCDMA Link Based on Monte Carlo Simulation Using Vector Signal Transceiver VST 5644

Multiplexing Module W.tra.2

Lauri Pirttiaho, NMP/Oulu

Wireless Medium Access Control and CDMA-based Communication Lesson 14 CDMA2000

CDMA & WCDMA (UMTS) AIR INTERFACE. ECE 2526-WIRELESS & CELLULAR COMMUNICATION SYSTEMS Monday, June 25, 2018

SNS COLLEGE OF ENGINEERING COIMBATORE DEPARTMENT OF INFORMATION TECHNOLOGY QUESTION BANK

CDMA is used to a limited extent on the 800-MHz band, but is much more common in the 1900-MHz PCS band. It uses code-division multiple access by

By Nour Alhariqi. nalhareqi

RADIO LINK ASPECT OF GSM

Mobile Communication Systems. Part 7- Multiplexing

<3rd generation CDMA wireless systems>

MODULATION AND MULTIPLE ACCESS TECHNIQUES

ECE 476/ECE 501C/CS Wireless Communication Systems Winter Lecture 9: Multiple Access, GSM, and IS-95

A GENERAL SYSTEM DESIGN & IMPLEMENTATION OF SOFTWARE DEFINED RADIO SYSTEM

Cellular Network Planning and Optimization Part VI: WCDMA Basics. Jyri Hämäläinen, Communications and Networking Department, TKK, 24.1.

Content. WCDMA BASICS HSDPA In general HSUPA

Implementation of 3G WCDMA Systems Using Cyclic Hierarchical Code

Signal generators. Modular design for user-friendly solutions

RF Lecture Series Modulation Fundamentals Introduction to WCDMA

The BER Evaluation of UMTS under Static Propagation Conditions

ETSI SMG#24 TDoc SMG 903 / 97. December 15-19, 1997 Source: SMG2. Concept Group Alpha - Wideband Direct-Sequence CDMA: System Description Summary

CHAPTER 2 WCDMA NETWORK

Wideband Spread Spectrum Modulation System for Ubiquitous Communication Services

Hardware/Software Co-Simulation of BPSK Modulator and Demodulator using Xilinx System Generator

WCDMA / UMTS. Principle of Spectrum Spreading. Frequency used

Apex Group of Institution Indri, Karnal, Haryana, India

Performance Enhancement of Multi User Detection for the MC-CDMA

AN FPGA IMPLEMENTATION OF ALAMOUTI S TRANSMIT DIVERSITY TECHNIQUE

Multipath signal Detection in CDMA System

Spread Spectrum. Chapter 18. FHSS Frequency Hopping Spread Spectrum DSSS Direct Sequence Spread Spectrum DSSS using CDMA Code Division Multiple Access

SIMULATIVE STUDY (LINK/SYSTEM) OF WCDMA SYSTEMS

Evolution of Cellular Systems. Challenges for Broadband Wireless Systems. Convergence of Wireless, Computing and Internet is on the Way

Simulated BER Performance of, and Initial Hardware Results from, the Uplink in the U.K. LINK-CDMA Testbed

IJPSS Volume 2, Issue 9 ISSN:

Hardware/Software Co-Simulation of BPSK Modulator Using Xilinx System Generator

An Adaptive Multimode Modulation Modem for Point to Multipoint Broadband Radio

DESIGN AND ANALYSIS OF DS-CDMA DETECTED MULTIPATH SIGNALS USING THE RAKE RECEIVER SIMULATOR FOR WIRELESS COMMUNICATION.

A Novel SINR Estimation Scheme for WCDMA Receivers

Design of Adjustable Reconfigurable Wireless Single Core

Code Division Multiple Access.

CDMA Mobile Radio Networks

THE DESIGN OF A PLC MODEM AND ITS IMPLEMENTATION USING FPGA CIRCUITS

K.NARSING RAO(08R31A0425) DEPT OF ELECTRONICS & COMMUNICATION ENGINEERING (NOVH).

PERFORMANCE EVALUATION OF WCDMA SYSTEM FOR DIFFERENT MODULATIONS WITH EQUAL GAIN COMBINING SCHEME

Agilent EEsof EDA.

IMPROVEMENT OF CALL BLOCKING PROBABILITY IN UMTS

Comparative Analysis of the BER Performance of WCDMA Using Different Spreading Code Generator

Performance of Smart Antennas with Adaptive Combining at Handsets for the 3GPP WCDMA System

ABHELSINKI UNIVERSITY OF TECHNOLOGY

W-CDMA for UMTS Principles

Multiple Access Techniques

Spread Spectrum (SS) is a means of transmission in which the signal occupies a

Keysight Technologies Designing and Testing 3GPP W-CDMA Base Transceiver Stations (Including Femtocells)

Interference Reduction in Overlaid WCDMA and TDMA Systems

Technical Aspects of LTE Part I: OFDM

High Speed & High Frequency based Digital Up/Down Converter for WCDMA System

TELE4652 Mobile and Satellite Communications

Mobile Communications TCS 455

Spread Spectrum Signal for Digital Communications

Performance of a Base Station Feedback-Type Adaptive Array Antenna with Mobile Station Diversity Reception in FDD/DS-CDMA System

2. TELECOMMUNICATIONS BASICS

RFCD 202: Introduction to W-CDMA

Multiple Access Techniques for Wireless Communications

A New Technique for Capacity Enhancement in WCDMA Uplink with Synchronization

Software-Defined Radio using Xilinx (SoRaX)

System-Level Simulator for the W-CDMA Low Chip Rate TDD System y

Agilent Designing and Testing 3GPP W-CDMA Base Transceiver Stations

CH 5. Air Interface of the IS-95A CDMA System

Planning of LTE Radio Networks in WinProp

Lecture 3 Cellular Systems

Transmit Diversity Schemes for CDMA-2000

A MULTICARRIER CDMA ARCHITECTURE BASED ON ORTHOGONAL COMPLEMENTARY CODES FOR NEW GENERATION OF WIDEBAND WIRELESS COMMUNICATIONS

Postprint.

Multiple Access Schemes

Channelisation Codes (2)

WiMAX Summit Testing Requirements for Successful WiMAX Deployments. Fanny Mlinarsky. 28-Feb-07

Introduction to WCDMA and WCDMA Dimensioning for UMTS

CH 4. Air Interface of the IS-95A CDMA System

IFH SS CDMA Implantation. 6.0 Introduction

Orthogonal Cyclic Prefix for Time Synchronization in MIMO-OFDM

Doppler Frequency Effect on Network Throughput Using Transmit Diversity

CHAPTER 2. Instructor: Mr. Abhijit Parmar Course: Mobile Computing and Wireless Communication ( )

RADIO SYSTEMS ETIN15. Lecture no: GSM and WCDMA. Ove Edfors, Department of Electrical and Information Technology

Study on the next generation ITS radio communication in Japan

GSM and WCDMA RADIO SYSTEMS ETIN15. Lecture no: Ove Edfors, Department of Electrical and Information Technology

Performance Evaluation of ½ Rate Convolution Coding with Different Modulation Techniques for DS-CDMA System over Rician Channel

Research on DQPSK Carrier Synchronization based on FPGA

Transcription:

FPGA Simulation of WCDMA Baseband Receiver Carrier Synchronization Unit Sujatha E 1, Dr. C Subhas 2 Assistant professor, Dept. of EConE, Sree Vidyanikethan Engineering College, Tirupati, A.P, India 1 Professor, Dept. of ECE & Dean (Academics), Sree Vidyanikethan Engineering College, Tirupati, A.P, India 2 ABSTRACT: Digital Mobile Communication Systems are prevalent worldwide for providing data/voice services. Second generation systems are limited to the maximum data rate they can support. Third generation Mobile communication systems provide more advanced services such as broadband internet access, video telephony and video conferencing services. It integrates a wide variety of communication services such as high speed data, video and multimedia traffic as well as voice signals. In the Third Generation (3G) Cellular Systems, one of the most important and complex parts in the receiver is a carrier synchronization unit. The data is transmitted in a frame by frame basis through a time varying channel. The phase and frequency of the transmitted signal may also be shifted because of fading and the Doppler frequency shift. In receiver side, carrier frequency of the receiver should be synchronized with the incoming signal. In this paper, we designed, low complexity, adaptive baseband receiver carrier synchronization architecture for uplink wide band code division multiple access (WCDMA) system based on 3rd Generation Partnership Project(3GPP) radio access network Frequency Division Duplex (FDD) mode specification and its Field Programmable Gate Array ( FPGA) Simulation is presented. KEY WORDS: 3G Cellular Systems, WCDMA Receiver, Scrambling codes, FPGAs. I.INTRODUCTION The goal for the next generation mobile communications system is to seamlessly provide a wide variety of communication services to anybody, anywhere, anytime. The intended service for next generation mobile phone users includes services like transmitting high speed data, video and multimedia traffic as well as voice signals. The technology needed to tackle the challenges to make these services available is popularly known as the Third/Fourth Generation (3G/4G) Cellular Systems. The first generation systems are represented by the analog mobile systems designed to carry the voice application traffic. Their subsequent digital counterparts are known as second generation cellular systems. Third generation systems make a significant leap, both in applications and capacity, from the current second generation standards. Whereas the current digital mobile phone systems are optimized for voice communications, 3G communicators are oriented towards multimedia message capability. The first generation cellular systems generally employ analog Frequency Modulation (FM) techniques. The Advanced Mobile Phone System (AMPS) is the most notable of the first generation systems. An AMP was developed by the Bell Telephone System. It uses FM technology for voice transmission and digital signalling for control information. The second generation systems take the advantage of compression and coding techniques associated with digital technology. All the second generation systems employ digital modulation schemes. Multiple access techniques like Time Division Multiple Access (TDMA) and Code Division Multiple Access (CDMA) are used along with FDMA in the second generation systems. The Third/Fourth generation cellular systems are being designed to support wideband services like high speed Internet access, video and high quality image transmission with the same quality as the fixed networks. Copyright to IJAREEIE www.ijareeie.com 10914

In this paper, an uplink base band receiver architecture conforming to the 3GPP RAN FDD-mode WCDMA standard is proposed. This architecture includes a beam former using correlator based beam searcher, a four finger rake combiner, a matched filter based channel estimator and a carrier synchronization loop. Simulations based on two Doppler fading multipath channel models specified in the 3GPP standard document. The proposed beam forming receiver architecture can accommodate up to 15 users with 60-kbps channel bit rate at a frequency offset of 200Hz,an SNR of 0db,a speed of 120 km/h and the desired user s power as low as -10dB relative to that of interfering users. An FPGA emulation of the proposed architecture to operate at a sample rate of 15.36MHz, as fast as that specified by the standard. The proposed architecture serves as a solid foundation for future cost effective application-specific integrated circuit (ASIC) implementation of the baseband processing circuit in a WCDMA base station receiver. We developed the simulator for a WCDMA system operating in the FDD mode. II.SYSTEM MODEL AND ASSUMPTIONS In this scheme, the radio access network of a WCDMA system operating in the (Frequency Division Duplex(FDD) mode is described and the spreading & modulation operation for the Dedicated Physical Channels (DPCH) at both the links is illustrated in detail since it is the most essential part of the simulator that we implement. The uplink and downlink data structure along with spreading and scrambling codes used in both the links for the DPCHs is described. The spreading modulation and data structure for Physical Random Access channel (PRACH), Synchronization Channel (SCH) etc. are described in detail in and along with those of the DPDCHs. In the uplink the data modulation of both the DPDCH and the DPCCH is Binary Phase Shift Keying (BPSK). The modulated DPCCH is mapped to the Q-channel, while the first DPDCH is mapped to the I-channel. Subsequently added DPDCHs are mapped alternatively to the I or the Q channel. Spreading Modulation is applied after data modulation and before pulse shaping. The spreading modulation used in the uplink is dual channel QPSK. Spreading modulation consists of two different operations. The first one is spreading where each data symbol is spread to a number of chips given by the spreading factor. This increases the bandwidth of the signal. The second operation is scrambling where a complex valued scrambling code is applied to spread signal. The bipolar data symbols on I and Q branches are independently multiplied by different channelization codes. The channelization codes are known as Orthogonal Variable Spreading Factor (OVSF) codes. Quaternary Phase Shift Keying (QPSK) is applied for data modulation in the downlink. Each pair of two bits is serial-to-parallel converted and mapped to the I and Q branches respectively. The data in the I and Q branches are spread to the chip rate by the same channelization code. This spread signal is then scrambled by a cell specific scrambling code. The downlink user has a DPDCH and a DPCCH. Additional DPDCHs are QPSK modulated and spread with different channelization codes. We can observe some differences between the spreading and modulation in the downlink and that in the uplink. The data modulation is QPSK in downlink whereas it is BPSK for the uplink. The data rates in the I and Q-channels are the same in the downlink whereas data rates in the I and Q-channel of the uplink may be different. The scrambling code is cell specific in the downlink, whereas it is mobile station specific in the uplink. III. PROPOSED BASEBAND RECEIVER ARCHITECTURE In this scheme, a four-element antenna array is adopted in the proposed uplink receiver. The baseband receiver takes eight input signals (I and Q channels per antenna element) from the RF/IF module and generates hard decisions or soft decisions for the optional channel decoder. Single baseband receiver architecture can be used for signal detection of all three uplink physical channels mentioned above, due to the similarity in the transmission scheme of the Physical Random Access Channel (PRACH) message part (data and control port) and the Dedicated Physical Channel (DPCH). Furthermore, DPCH is divided into one data channel and one control Channel. Dedicated Physical Data Channel (DPDCH) and Dedicated Physical Control Channel (DPCCH). Copyright to IJAREEIE www.ijareeie.com 10915

I. CARRIER SYNCHRONIZATION LOOP Fig.1 Proposed baseband receiver Architecture Due to fading and local oscillator frequency mismatch, the phase of the incoming signal must be compensated appropriately for both DS & FH spread system a receiver must be employed a synchronized replica of the spreading signal to demodulate the received signal successfully. The process of synchronizing the locally generated spreading signal with the received signal us usually accomplish in carrier synchronization unit. It has two steps to implement the carrier synchronization. 1. ACQUISITION: Bring the two spreading signal in to rough alignment with one another. 2. TRACKING: Takes over and continuously maintains the best possible waveform fine alignment by means of a feedback loop. The acquisition problem is one of searching throughout a region of time and frequency uncertainty in order to synchronize the received spreading signal with the local generator spreading signal. When determining the limits of uncertainty in time and frequency the following points to be considered. Uncertainty in distance between the Transmitter and Receiver translates into uncertainty in the amount of propagation delay. Relative clock instability between transmitter and receiver results in Phase difference between the Transmitter (Tx) and Receiver (Rx) spreading signals. That will tend to grow as a function of elapsed time between synchronization. Uncertainty of the Rx relative velocity with respect to the Transmitter, Translates into uncertainty in the value of the Doppler frequency shift of the incoming signal. Relative oscillator in stability between Transmitter and Receiver result in frequency offset (shift) between the two signals. ACQUISITION UNIT- A common feature of all acquisition methods is that the received signal and the locally generated signal are first correlated to produce a measure of similarity between the two. This measure is then compared with a threshold to decide if the two signals are in synchronization if there are the tracking loop takes over. If there are not the acquisition procedure provide for a phase or frequency change in a locally generator PN code as a parameter of systematic search through the receiver phase and frequency uncertainty region and another correlation is attempted. TRACKING UNIT- The loop provides the fine synchronization by first generated 2 PN sequence g(t) g(t+ ) delayed from each other by one chip. Copyright to IJAREEIE www.ijareeie.com 10916

IV. CARRIER SYNCHRONIZATION CIRCUIT FOR PROPOSED ARCHITECTURE A carrier synchronization phase-locked loop is adopted in the proposed receiver. The loop operates in two modes: acquisition mode and tracking mode. In the acquisition mode, which happens during the reception of the PRACH preamble, an average of the phase difference between two consecutive symbols is calculated and used as an estimation of the frequency offset. In the tracking mode, enabled during a DPCCH/DPDCH reception, the whole carrier synchronization loop begins to operate. A common feature of all acquisition methods is that the received signal and the locally generated signal are first correlated to produce a measure of similarity between the two. This measure is then compared with a threshold to decide if the two signals are in synchronization if there are the tracking loop takes over. Once Acquisition is completed tracking is taking place. Tracking maintains the line synchronization.the locally generated code of the tracking loop is offset in the phase from the incoming signal S (t) by the time phase where Æ is less than Tc/2.In the tracking mode, enabled during a DPCCH/DPDCH reception, the whole carrier synchronization loop begins to operate. Fig.2: Carrier Synchronization Circuit The phase detector calculates the phase of the most significant peak in the matched filter output (Ip0,Qp0 ) supplied from the channel estimator. The loop filter is a conventional proportional-and-integrate type and a numerical-controlled oscillator (NCO) is adopted in this digital phase-lo clocked loop. In the carrier synchronization circuit, the initial phase/frequency calculator operates only once during the PRACH preamble, while the phase detector and the loop filter operate at symbol rate and the NCO. V. RESULT AND DISCUSSION With the advent of VLSI technology, designers could design single chips with more than 100,000 transistors. Because of complexity of these circuits, it was not possible to verify these circuits on a breadboard. Computer aided techniques became critical for verification and design of VSLI digital circuits. Computer programs to do automatic placement and routing of circuit layouts also became popular. Logic simulators came into existence to verify the functionality of these circuits before they were fabricated on the chip. Copyright to IJAREEIE www.ijareeie.com 10917

VHDL is an offshoot of the very high-speed integrated circuit (VHSIC) program to describe hardware from the abstract to the concrete level. VHDL is rapidly being embraced as the universal communication medium of design. In the direct sequence serial search acquisition & Tracking, the following algorithm is used. Algorithm: Acquisition 1. First generate the PN sequence. 2. Multiply and accumulate the locally the generated sequence with received PN sequence 3. If the accumulated result is not equal to the number of sequences used in the PN sequence. 4. Again generate the PN sequence with one clock pulse delay and multiply and accumulate with the received PN Sequence. 5. If the accumulated result is not equal to the number of sequences used in the PN sequence. 6. The repeat the step 4 until the accumulated result is equal to the number of sequence used the PN sequence. Algorithm: Tracking 1. First generate the two PN sequence with Tc phase change. That is g(t+ +Tc/2) and g(t+ -Tc/2). 2. Compare the Phase different with incoming PN sequence (received). 3. If the phase difference is constant.the PN sequence with g (t+ ) is generated for data reception. 4. If there is Phase different, then verify if the phase difference is lead or lag. 5. If it is lead, then reduce the value of t accordingly phase of the locally generated PN sequence is synchronized with the Incoming sequence. 6. If it is lagging, then increase the value of t accordingly phase of the locally generated PN sequence is synchronized with the Incoming sequence. Simulation Results Fig.3 Simulation Results of Acquisition & Tracking Units Fig.3 shows that detection of accumulated result is not equal to the number of sequences used in the PN sequence and synchronization with Incoming sequence or data received. Copyright to IJAREEIE www.ijareeie.com 10918

Synthesis Results- Fig.4 Detailed Top level Acquisition Unit Fig.5 Detailed Top level Tracking Unit Fig.4 and Fig.4 gives the detailed digital architectures for the proposed design. VI.CONCLUSION Thus, it Proposed an uplink base band receiver architecture conforming to the 3GPP RAN FDD-mode WCDMA standard and this architecture includes a beam former using correlator based beam searcher, a four finger rake combiner, a matched filter based channel estimator and a carrier synchronization loop. Simulations were conducted based on two Doppler fading multipath channel models specified in the 3GPP standard document. Moreover, in order to test the advanced features provided by proposed beam former, vector channel models derived from the scalar channels described in the standard were also used. The simulation results showed that the proposed beam forming receiver architecture can accommodate up to 15 users with 60-kbps channel bit rate at a frequency offset of 200Hz,an SNR of 0db,a speed of 120 km/h and the desired user s power as low as -10dB relative to that of interfering users. FPGA emulation of the proposed architecture was also conducted. The emulation can be operated at a sample rate of 15.36MHz, as fast as that specified by the standard. Moreover the measured results show identical performance to those obtained in the circuit simulation, verifying the feasibility of the proposed architecture. Therefore the proposed architecture serves as a solid foundation for future cost effective Application-Specific Integrated Circuit (ASIC) implementation of the baseband processing circuit in a WCDMA base station receiver. REFERENCES [1] R. TANNER AND J. WOODARD, EDS., WCDMA REQUIREMENTS AND PRACTICAL DESIGN, JOHN WILEY & SONS,2009. [2] B.J. Minnis and P.A. Moore,.A Highly Digitized Multimode Receiver Architecture for 3G Mobiles,. IEEE Transactions on Vehicular Technology, vol. 52, no. 3, pp. 637.653, May 2008. [3] R. H. M. van Veldhoven,.A Triple- Mode Continuous-Time Modulator With Switched-Capacitor Feedback DAC for a GSMEDGE/ CDMA2000/UMTS Receiver,. IEEE Journal of Solid-State Circuits, vol. 38, no. 12, pp. 2069. 2076, December 2008 [4] 3GPP TSG RAN WG1, Physical Channels and Mapping of Transport Channels on to Physical Channels (FDD), TS 25.211 v3.4.0 Oct.2009. [5] D.Koulakiotis and A.II.Aghvami, Data detection techniques for DS/CDMA mobile system: A review, IEEE Personal Communication, vol.7no.3, pp24-34, June 2008 [6] A. Morrison and B.S.Sharif, A space-time beam forming RAKE receiver for 3G WCDMA base station, IEEE International Conference on consumer Electornics, pp 312-313, 2008. [7] E.S Shin and Y.O.Park, Design and anaysis of a smart antenna system for IMT 2000 W-CDMA, VTC 99, vol 49,no.3, pp.2109-2112, 2007. [8] 3GPP TSG RAN, Base Station conformance testing (FDD), TS 25.141 V3.3.0 Oct 2007 [9] M.Suzuki, M.Kawabe and N.Doi, A Proposal of new architecture for W-CDMA baseband LSI, VTC 99, vol 49. [10] L.Philips,N.Lugil, and J.Vanhoof, A baseband IC for 3G UMTSCommunications,VTC 99,vol 50,no.3, pp 1521-1524,2007. [11] http://www.ijettjournal.org/volume-4/issue-6/ijett-v416p180.pdf Copyright to IJAREEIE www.ijareeie.com 10919