Two Selectable Inputs, 8 LVPECL Outputs, SiGe Clock Fanout Buffer ADCLK948

Similar documents
Two Selectable Inputs, 12 LVPECL Outputs, SiGe Clock Fanout Buffer ADCLK954

Six LVPECL Outputs, SiGe Clock Fanout Buffer ADCLK946

Ultrafast, SiGe, Open-Collector HVDS Clock/Data Buffer ADCLK914

Integer-N Clock Translator for Wireline Communications AD9550

High Speed, 10 GHz Window Comparator HMC974LC3C

Rail-to-Rail, High Output Current Amplifier AD8397

AND INTERNAL TERMINATION

Rail-to-Rail, Fast, Low Power 2.5 V to 5.5 V, Single-Supply TTL/CMOS Comparator AD8468

AD9512-EP. 1.2 GHz Clock Distribution IC, 1.6 GHz Inputs, Dividers, Five Outputs. Enhanced Product FEATURES FUNCTIONAL BLOCK DIAGRAM

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

ADCMP608. Rail-to-Rail, Fast, Low Power 2.5 V to 5.5 V, Single-Supply TTL/CMOS Comparator. Data Sheet FEATURES FUNCTIONAL BLOCK DIAGRAM APPLICATIONS

Continuous Wave Laser Average Power Controller ADN2830

AD9512-EP. 1.2 GHz Clock Distribution IC, 1.6 GHz Inputs, Dividers, Five Outputs. Enhanced Product FEATURES FUNCTIONAL BLOCK DIAGRAM

Single, 3 V, CMOS, LVDS Differential Line Receiver ADN4662

Features. Applications. Markets

6GHz, 1:6 CML FANOUT BUFFER WITH 2:1 MUX INPUT AND INTERNAL I/O TERMINATION

Features. Applications

1:2 Single-Ended, Low Cost, Active RF Splitter ADA4304-2

NOT RECOMMENDED FOR NEW DESIGNS

DC to 1000 MHz IF Gain Block ADL5530

High Isolation, Silicon SPDT, Nonreflective Switch, 0.1 GHz to 6.0 GHz HMC8038W

NOT RECOMMENDED FOR NEW DESIGNS. Features. Applications. Markets

1 MHz to 2.7 GHz RF Gain Block AD8354

Ultrafast Comparators AD96685/AD96687

12.92 GHz to GHz MMIC VCO with Half Frequency Output HMC1169

Dual, 3 V, CMOS, LVDS Differential Line Receiver ADN4664

12.17 GHz to GHz MMIC VCO with Half Frequency Output HMC1167

11.41 GHz to GHz MMIC VCO with Half Frequency Output HMC1166

7GHz, 1:2 CML FANOUT BUFFER/TRANSLATOR WITH INTERNAL I/O TERMINATION

PRECISION 1:8 LVPECL FANOUT BUFFER WITH 2:1 RUNT PULSE ELIMINATOR INPUT MUX

Single-Supply, High Speed, Triple Op Amp with Charge Pump ADA4858-3

20 MHz to 6 GHz RF/IF Gain Block ADL5542

ULTRA PRECISION 4 4 CML SWITCH WITH INTERNAL I/O TERMINATION

NOT RECOMMENDED FOR NEW DESIGNS. 3.3V/5V 3GHz PECL/ECL 2:1 MULTIPLEXER

Features. Applications. Markets

ULTRA PRECISION 8:1 MUX WITH INTERNAL TERMINATION AND 1:2 400mV LVPECL FANOUT BUFFER

20 MHz to 500 MHz IF Gain Block ADL5531

SY89854U. General Description. Features. Typical Applications. Applications

Low Power, Rail-to-Rail Output, Precision JFET Amplifiers AD8641/AD8642/AD8643

ADA485-/ADA485- TABLE OF CONTENTS Features... Applications... Pin Configurations... General Description... Revision History... Specifications... 3 Spe

ULTRA PRECISION 4 4 CML SWITCH WITH INTERNAL I/O TERMINATION

Dual, 3 V, CMOS, LVDS High Speed Differential Driver ADN4663

SY56216R. General Description. Features. Applications. Functional Block Diagram. Markets

Improved Second Source to the EL2020 ADEL2020

PI6C V/3.3V 1.5GHz Low Skew 1-to-10 Differential to LVPECL Fanout Buffer with 2 to 1 Differential Clock Input Mux /Q4 /Q5 /Q6 /Q3

Very Low Distortion, Precision Difference Amplifier AD8274

Features. Applications. Markets

AD864/AD8642/AD8643 TABLE OF CONTENTS Specifications... 3 Electrical Characteristics... 3 Absolute Maximum Ratings... 5 ESD Caution... 5 Typical Perfo

High Speed, G = +2, Low Cost, Triple Op Amp ADA4862-3

1 MHz to 2.7 GHz RF Gain Block AD8354

1 MHz to 8 GHz, 70 db Logarithmic Detector/Controller AD8318-EP

Low Cost, Dual, High Current Output Line Driver with Shutdown ADA4311-1

FEATURES 180 ps propagation delay 25 ps overdrive and slew rate dispersion 8 GHz equivalent input rise time bandwidth 100 ps minimum pulse width 37 ps

30 MHz to 6 GHz RF/IF Gain Block ADL5611

Features. Applications. Markets

SY89838U. General Description. Features. Applications. Markets. Precision 1:8 LVDS Clock Fanout Buffer with 2:1 Runt Pulse Eliminator Input MUX

1 Ω Typical On Resistance, ±5 V, +12 V, +5 V, and +3.3 V Dual SPDT Switches ADG1636

Features. Applications. Markets

Features. Applications. Markets

ULTRA PRECISION 8:1 MUX WITH INTERNAL TERMINATION AND 1:2 CML FANOUT BUFFER

SY58608U. General Description. Features. Functional Block Diagram

Dual Ultrafast Voltage Comparator ADCMP565

OBSOLETE. Ultrahigh Speed Window Comparator with Latch AD1317

4 GHz to 18 GHz Divide-by-8 Prescaler ADF5002

Low Cost 6-Channel HD/SD Video Filter ADA4420-6

Zero Drift, Unidirectional Current Shunt Monitor AD8219

30 MHz to 6 GHz RF/IF Gain Block ADL5610

100 MHz to 4000 MHz RF/IF Digitally Controlled VGA ADL5240

Features. Applications

High Voltage, Low Noise, Low Distortion, Unity-Gain Stable, High Speed Op Amp ADA4898-1/ADA4898-2

50 MHz to 4.0 GHz RF/IF Gain Block ADL5602

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Features. Applications. Markets

High Accuracy Ultralow I Q, 300 ma, anycap Low Dropout Regulator ADP3333

EVALUATION KIT AVAILABLE +3.3V, Low-Jitter Crystal to LVPECL Clock Generator QA_C. 125MHz QA QA. 125MHz MAX3679A QB0 QB MHz QB1 QB

4GHz, 1:4 LVPECL FANOUT BUFFER/ TRANSLATOR WITH INTERNAL TERMINATION

IDT9170B CLOCK SYNCHRONIZER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

ADG1411/ADG1412/ADG1413

800 MHz, 4:1 Analog Multiplexer ADV3221/ADV3222

PCI-EXPRESS CLOCK SOURCE. Features

Features. Micrel Inc Fortune Drive San Jose, CA USA tel +1 (408) fax + 1 (408)

3.3V DIFFERENTIAL LVPECL/CML/LVDS-to-LVTTL TRANSLATOR

20 MHz to 500 MHz IF Gain Block ADL5531

ULTRA PRECISION DIFFERENTIAL CML 4:1 MUX WITH 1:2 FANOUT AND INTERNAL I/O TERMINATION

700 MHz to 4200 MHz, Tx DGA ADL5335

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

Zero Drift, Digitally Programmable Instrumentation Amplifier AD8231-EP OP FUNCTIONAL BLOCK DIAGRAM FEATURES ENHANCED PRODUCT FEATURES

SY89540U. General Description. Features. Typical Performance. Applications. Precision Low Jitter 4x4 LVDS Crosspoint Switch with Internal Termination

4 GHz to 18 GHz Divide-by-4 Prescaler ADF5001

3 V LVDS Quad CMOS Differential Line Driver ADN4667

AD8218 REVISION HISTORY

Octal, RS-232/RS-423 Line Driver ADM5170

ZL40212 Precision 1:2 LVDS Fanout Buffer

1.2 GHz Clock Fanout Buffer with Output Dividers and Delay AD9508-EP

Logic Controlled, High-Side Power Switch with Reverse Current Blocking ADP195

5.5GHz 1:4 FANOUT BUFFER/ TRANSLATOR w/400mv LVPECL OUTPUTS AND INTERNAL INPUT TERMINATION. Precision Edge SY58022U FEATURES DESCRIPTION APPLICATIONS

Four White LED Backlight Driver ADM8843

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

SY89847U. General Description. Functional Block Diagram. Applications. Markets

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

Transcription:

Data Sheet Two Selectable Inputs, 8 LVPECL Outputs, SiGe Clock Fanout Buffer FEATURES 2 selectable differential inputs 4.8 GHz operating frequency 75 fs rms broadband random jitter On-chip input terminations 3.3 V power supply APPLICATIONS Low jitter clock distribution Clock and data signal restoration Level translation Wireless communications Wired communications Medical and industrial imaging ATE and high performance instrumentation FUNCTIONAL BLOCK DIAGRAM V REF 0 REFERENCE V T 0 CLK0 CLK0 LVPECL Q0 Q0 Q1 Q1 Q2 Q2 Q3 Q3 Q4 Q4 Q5 GENERAL DESCRIPTION V T 1 Q5 The is an ultrafast clock fanout buffer fabricated on the Analog Devices, Inc., proprietary XFCB3 silicon germanium (SiGe) bipolar process. This device is designed for high speed applications requiring low jitter. The device has two selectable differential inputs via the IN_SEL control pin. Both inputs are equipped with center tapped, differential, 100 Ω on-chip termination resistors. The inputs accept dc-coupled LVPECL, CML, 3.3 V CMOS (single-ended), and ac-coupled 1.8 V CMOS, LVDS, and LVPECL inputs. A VREFx pin is available for biasing ac-coupled inputs. CLK1 CLK1 IN_SEL V REF 1 REFERENCE Figure 1. Q6 Q6 Q7 Q7 08280-001 The features eight full-swing emitter coupled logic (ECL) output drivers. For LVPECL (positive ECL) operation, bias VCC to the positive supply and VEE to ground. For ECL operation, bias VCC to ground and VEE to the negative supply. The output stages are designed to directly drive 800 mv each side into 50 Ω terminated to VCC 2 V for a total differential output swing of 1.6 V. The is available in a 32-lead LFCSP and specified for operation over the standard industrial temperature range of 40 C to +85 C. Rev. B Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 2009 2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

TABLE OF CONTENTS Features... 1 Applications... 1 General Description... 1 Functional Block Diagram... 1 Revision History... 2 Specifications... 3 Electrical Characteristics... 3 Absolute Maximum Ratings... 5 Determining Junction Temperature... 5 ESD Caution... 5 Thermal Performance... 5 Data Sheet Pin Configuration and Function Descriptions...6 Typical Performance Characteristics...7 Functional Description...9 Clock Inputs...9 Clock Outputs...9 Clock Input Select (IN_SEL) Settings... 10 PCB Layout Considerations... 10 Input Termination Options... 11 Outline Dimensions... 12 Ordering Guide... 12 REVISION HISTORY 8/2016 Rev. A to Rev. B Changed CP-32-8 to CP-32-21... Throughout Changes to Figure 2 and Table 7... 6 Updated Outline Dimensions... 12 Changes to Ordering Guide... 12 6/2010 Rev. 0 to Rev. A Changed Output Voltage Differential Parameter to Output Voltage, Single Ended Parameter, Table 1... 3 Changes to Output Voltage, Single Ended Parameter, Table 1... 3 7/2009 Revision 0: Initial Version Rev. B Page 2 of 12

Data Sheet SPECIFICATIONS ELECTRICAL CHARACTERISTICS Typical (Typ column) values are given for V EE = 3.3 V and T A = 25 C, unless otherwise noted. Minimum (Min column) and maximum (Max column) values are given over the full V EE = 3.3 V ± 10% and T A = 40 C to +85 C variation, unless otherwise noted. Table 1. Clock Inputs and Outputs Parameter Symbol Min Typ Max Unit Test Conditions/Comments DC INPUT CHARACTERISTICS Input Common Mode Voltage V ICM V EE + 1.5 0.1 V Input Differential Range V ID 0.4 3.4 V p-p ±1.7 V between input pins Input Capacitance C IN 0.4 pf Input Resistance Single-Ended Mode 50 Ω Differential Mode 100 Ω Common Mode 50 kω Open V T x Input Bias Current 20 µa Hysteresis 10 mv DC OUTPUT CHARACTERISTICS Output Voltage High Level V OH 1.26 0.76 V 50 Ω to ( 2.0 V) Output Voltage Low Level V OL 1.99 1.54 V 50 Ω to ( 2.0 V) Output Voltage, Single Ended V O 610 960 mv V OH V OL, output static Reference Voltage V REF Output Voltage ( + 1)/2 V 500 µa to +500 µa Output Resistance 235 Ω Table 2. Timing Characteristics Parameter Symbol Min Typ Max Unit Test Conditions/Comments AC PERFORMANCE Maximum Output Frequency 4.5 4.8 GHz See Figure 4 for differential output voltage vs. frequency, >0.8 V differential output swing Output Rise Time t R 40 75 90 ps 20% to 80% measured differentially Output Fall Time t F 40 75 90 ps Propagation Delay t PD 175 210 245 ps V ICM = 2 V, V ID = 1.6 V p-p Temperature Coefficient 50 fs/ C Output-to-Output Skew 1 9 25 ps Part-to-Part Skew 45 ps V ID = 1.6 V p-p Additive Time Jitter Integrated Random Jitter 28 fs rms BW = 12 khz 20 MHz, CLK = 1 GHz Broadband Random Jitter 2 75 fs rms V ID = 1.6 V p-p, 8 V/ns, V ICM = 2 V Crosstalk-Induced Jitter 3 90 fs rms CLOCK OUTPUT PHASE NOISE Absolute Phase Noise Input slew rate > 1 V/ns (see Figure 11, the phase noise plot, for more details) f IN = 1 GHz 119 dbc/hz @100 Hz offset 134 dbc/hz @1 khz offset 145 dbc/hz @10 khz offset 150 dbc/hz @100 khz offset 150 dbc/hz >1 MHz offset 1 The output skew is the difference between any two similar delay paths while operating at the same voltage and temperature. 2 Measured at the rising edge of the clock signal; calculated using the SNR of the ADC method. 3 This is the amount of added jitter measured at the output while two related, asynchronous, differential frequencies are applied to the inputs. Rev. B Page 3 of 12

Data Sheet Table 3. Input Select Control Pin Parameter Symbol Min Typ Max Unit Logic 1 Voltage V IH 0.4 V Logic 0 Voltage V IL V EE 1 V Logic 1 Current I IH 100 μa Logic 0 Current I IL 0.6 ma Capacitance 2 pf Table 4. Power Parameter Symbol Min Typ Max Unit Test Conditions/Comments POWER SUPPLY Supply Voltage Requirement V EE 2.97 3.63 V 3.3 V + 10% Power Supply Current Static Negative Supply Current I VEE 96 120 ma V EE = 3.3 V ± 10% Positive Supply Current I VCC 288 330 ma V EE = 3.3 V ± 10% Power Supply Rejection 1 PSR VCC <3 ps/v V EE = 3.3 V ± 10% Output Swing Supply Rejection 2 PSR VCC 28 db V EE = 3.3 V ± 10% 1 Change in t PD per change in. 2 Change in output swing per change in. Rev. B Page 4 of 12

Data Sheet ABSOLUTE MAXIMUM RATINGS Table 5. Parameter Rating Supply Voltage V EE 6 V Input Voltage CLK0, CLK1, CLK0, CLK1, IN_SEL V EE 0.5 V to + 0.5 V CLK0, CLK1, CLK0, CLK1 to V T x Pin (CML, ±40 ma LVPECL Termination) CLK0, CLK1 to CLK0, CLK1 ±1.8 V Input Termination, V T x to CLK0, CLK1, CLK0, ±2 V and CLK1 Maximum Voltage on Output Pins + 0.5 V Maximum Output Current 35 ma Voltage Reference (V REF x) to V EE Operating Temperature Range Ambient 40 C to +85 C Junction 150 C Storage Temperature Range 65 C to +150 C Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. DETERMINING JUNCTION TEMPERATURE To determine the junction temperature on the application printed circuit board (PCB), use the following equation: T J = T CASE + (Ψ JT P D ) where: T J is the junction temperature ( C). T CASE is the case temperature ( C) measured by the customer at the top center of the package. Ψ JT is from Table 6. P D is the power dissipation. Values of θ JA are provided for package comparison and PCB design considerations. θ JA can be used for a first-order approximation of T J by the equation T J = T A + (θ JA P D ) where T A is the ambient temperature ( C). Values of θ JB are provided in Table 6 for package comparison and PCB design considerations. ESD CAUTION THERMAL PERFORMANCE Table 6. Parameter Symbol Description Value 1 Unit Junction-to-Ambient Thermal Resistance θ JA Still Air Per JEDEC JESD51-2 0 m/sec Air Flow 49.8 C/W Moving Air θ JMA Per JEDEC JESD51-6 1 m/sec Air Flow 43.5 C/W 2.5 m/sec Air Flow 39.0 C/W Junction-to-Board Thermal Resistance θ JB Moving Air Per JEDEC JESD51-8 1 m/sec Air Flow 30.7 C/W Junction-to-Case Thermal Resistance θ JC Moving Air Per MIL-STD 883, Method 1012.1 Die-to-Heatsink 8.8 C/W Junction-to-Top-of-Package Characterization Parameter Ψ JT Still Air Per JEDEC JESD51-2 0 m/sec Air Flow 0.7 C/W 1 Results are from simulations. The PCB is a JEDEC multilayer type. Thermal performance for actual applications requires careful inspection of the conditions in the application to determine if they are similar to those assumed in these calculations. Rev. B Page 5 of 12

Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS CLK0 CLK0 V REF 0 V T 0 CLK1 CLK1 V T 1 V REF 1 Q2 Q2 Q3 Q3 Q4 Q4 Q5 Q5 NC Q7 Q7 Q6 Q6 IN_SEL Q0 Q0 Q1 Q1 1 2 3 4 5 6 7 8 24 23 22 21 20 19 18 17 9 10 11 12 13 14 15 16 32 31 30 29 28 27 26 25 TOP VIEW (Not to Scale) NOTES 1. NC = NO CONNECT. 2. THE EPAD MUST BE SOLDERED TO THE V EE POWER PLANE. Figure 2. Pin Configuration 08280-002 Table 7. Pin Function Descriptions Pin No. Mnemonic Description 1 CLK0 Differential Input (Positive) 0. 2 CLK0 Differential Input (Negative) 0. 3 V REF 0 Reference Voltage. Reference voltage for biasing ac-coupled CLK0 and CLK0 inputs. 4 V T 0 Center Tap. Center tap of a 100 Ω input resistor for CLK0 and CLK0 inputs. 5 CLK1 Differential Input (Positive) 1. 6 CLK1 Differential Input (Negative) 1. 7 V T 1 Center Tap. Center tap of a 100 Ω input resistor for CLK1 and CLK1 inputs. 8 V REF 1 Reference Voltage. Reference voltage for biasing ac-coupled CLK1 and CLK1 inputs. 9 NC No Connection. 10, 15, 16, 25, 26, 31 Positive Supply Pin. 11, 12 Q7, Q7 Differential LVPECL Outputs. 13, 14 Q6, Q6 Differential LVPECL Outputs. 17, 18 Q5, Q5 Differential LVPECL Outputs. 19, 20 Q4, Q4 Differential LVPECL Outputs. 21, 22 Q3, Q3 Differential LVPECL Outputs. 23, 24 Q2, Q2 Differential LVPECL Outputs. 27, 28 Q1, Q1 Differential LVPECL Outputs. 29, 30 Q0, Q0 Differential LVPECL Outputs. 32 IN_SEL Input Select. Logic 0 selects CLK0 and CLK0 inputs. Logic 1 selects CLK1 and CLK1 inputs. EPAD Exposed Pad. The EPAD must be soldered to the V EE power plane. Rev. B Page 6 of 12

Data Sheet TYPICAL PERFORMANCE CHARACTERISTICS VCC = 3.3 V, VEE = 0 V, VICM = VREFx, TA = 25 C, clock outputs terminated at 50 Ω to VCC 2 V, unless otherwise noted. C3 C4 C3 C4 C4 100mV/DIV 500ps/DIV 08280-003 C3 100mV/DIV 100ps/DIV 08280-006 Figure 3. LVPECL Output Waveform @ 200 MHz Figure 6. LVPECL Output Waveform @ 1000 MHz 1.8 214 1.7 DIFFERENTIAL OUTPUT VOLTAGE (V) 1.6 1.5 1.4 1.3 1.2 1.1 1.0 0.9 0.8 0.7 0.6 PROPAGATION DELAY (ps) 213 212 211 210 209 208 0.5 0.4 0 1000 2000 3000 4000 5000 FREQUENCY (MHz) 08280-004 207 40 20 0 20 40 60 80 TEMPERATURE ( C) 08280-007 Figure 4. Differential Output Voltage vs. Frequency, VID > 1.1 V p-p Figure 7. Propagation Delay vs. Temperature, VID = 1.6 V p-p 225 230 220 PROPAGATION DELAY (ps) 215 210 205 200 195 190 PROPAGATION DELAY (ps) 220 210 200 +85 C +25 C 40 C 185 180 0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 DIFFERENTIAL INPUT VOLTAGE SWING (V) Figure 5. Propagation Delay vs. Differential Input Voltage 08280-005 190 0.9 1.1 1.3 1.5 1.7 1.9 2.1 2.3 2.5 2.7 2.9 3.1 DC COMMON-MODE VOLTAGE (V) Figure 8. Propagation Delay vs. DC Common-Mode Voltage vs. Temperature, Input Slew Rate > 25 V/ns 08280-008 Rev. B Page 7 of 12

Data Sheet DIFFERENTIAL OUTPUT VOLTAGE SWING (V) 1.56 1.54 1.52 1.50 1.48 1.46 1.44 40 C +25 C +85 C 1.42 2.75 2.85 2.95 3.05 3.15 3.25 3.35 3.45 3.55 3.65 3.75 POWER SUPPLY (V) Figure 9. Differential Output Voltage Swing vs. Power Supply Voltage vs. Temperature, V ID = 1.6 V p-p 350 08280-009 PHASE NOISE (dbc/hz) 90 100 110 120 130 140 150 160 170 10 100 1k 10k 100k 1M 10M 100M 300 ABSOLUTE PHASE NOISE MEASURED @ 1GHz WITH AGILENT E5052 USING WENZEL CLOCK SOURCE CONSISTING OF A WENZEL 100MHz CRYSTAL OSCILLATOR (P/N 500-06672), WENZEL 5 MULTIPLIER (P/N LNOM-100-5-13-14-F-A), AND A WENZEL 2 MULTIPLIER (P/N LNDD-500-14-14-1-D). CLOCK SOURCE FREQUENCY OFFSET (Hz) Figure 11. Absolute Phase Noise Measured @1 GHz 08280-011 300 ICC 250 SUPPLY CURRENT (ma) 250 200 150 100 +85 C +25 C 40 C RANDOM JITTER (f S rms) 200 150 100 50 IEE 50 0 2.75 3.00 3.25 3.50 3.75 SUPPLY VOLTAGE (V) Figure 10. Power Supply Current vs. Power Supply Voltage vs. Temperature, All Outputs Loaded (50 Ω to 2 V). 08280-010 0 0 5 10 15 20 25 INPUT SLEW RATE (V/ns) Figure 12. RMS Random Jitter vs. Input Slew Rate, V ID Method 08280-012 Rev. B Page 8 of 12

Data Sheet FUNCTIONAL DESCRIPTION CLOCK INPUTS The accepts a differential clock input from one of two inputs and distributes the selected clock to all eight LVPECL outputs. The maximum specified frequency is the point at which the output voltage swing is 50% of the standard LVPECL swing (see Figure 4). See the functional block diagram (Figure 1) and the General Description section for more clock input details. See Figure 19 through Figure 23 for various clock input termination schemes. Output jitter performance is degraded by an input slew rate below 4 V/ns, as shown in Figure 12. The is specifically designed to minimize added random jitter over a wide input slew rate range. Whenever possible, clamp excessively large input signals with fast Schottky diodes because attenuators reduce the slew rate. Input signal runs of more than a few centimeters should be over low loss dielectrics or cables with good high frequency characteristics. CLOCK OUTPUTS The specified performance necessitates using proper transmission line terminations. The LVPECL outputs of the are designed to directly drive 800 mv into a 50 Ω cable or into microstrip/stripline transmission lines terminated with 50 Ω referenced to 2 V, as shown in Figure 14. The LVPECL output stage is shown in Figure 13. The outputs are designed for best transmission line matching. If high speed signals must be routed more than a centimeter, either the microstrip or the stripline technique is required to ensure proper transition times and to prevent excessive output ringing and pulse width dependent propagation delay dispersion. Thevenin-equivalent termination uses a resistor network to provide 50 Ω termination to a dc voltage that is below V OL of the LVPECL driver. In this case, VS_DRV on the should equal V S of the receiving buffer. Although the resistor combination shown (in Figure 15) results in a dc bias point of VS_DRV 2 V, the actual common-mode voltage is VS_DRV 1.3 V because there is additional current flowing from the LVPECL driver through the pull-down resistor. LVPECL Y-termination is an elegant termination scheme that uses the fewest components and offers both odd- and even-mode impedance matching. Even-mode impedance matching is an important consideration for closely coupled transmission lines at high frequencies. Its main drawback is that it offers limited flexibility for varying the drive strength of the emitter follower LVPECL driver. This can be an important consideration when driving long trace lengths but is usually not an issue. VS_DRV V S = VS_DRV VS_DRV Z 0 = Z 0 = 2V Figure 14. DC-Coupled, 3.3 V LVPECL SINGLE-ENDED (NOT COUPLED) 127Ω 83Ω VS_DRV 127Ω 83Ω LVPECL V S LVPECL Figure 15. DC-Coupled, 3.3 V LVPECL Far-End Thevenin Termination 08280-014 08280-015 VS_DRV V S = VS_DRV Qx Qx Z 0 = LVPECL Z 0 = Figure 16. DC-Coupled, 3.3 V LVPECL Y-Termination 08280-016 V EE Figure 13. Simplified Schematic Diagram of the LVPECL Output Stage Figure 14 through Figure 17 depict various LVPECL output termination schemes. When dc-coupled, V S of the receiving buffer should match VS_DRV. 08280-013 VS_DRV 200Ω 0.1nF 0.1nF 200Ω 100Ω DIFFERENTIAL (COUPLED) TRANSMISSION LINE 100Ω V S LVPECL Figure 17. AC-Coupled, LVPECL with Parallel Transmission Line 08280-017 Rev. B Page 9 of 12

CLOCK INPUT SELECT (IN_SEL) SETTINGS A Logic 0 on the IN_SEL pin selects the Input CLK0 and Input CLK0. A Logic 1 on the IN_SEL pin selects Input CLK1 and Input CLK1. PCB LAYOUT CONSIDERATIONS The buffer is designed for very high speed applications. Consequently, high speed design techniques must be used to achieve the specified performance. It is critically important to use low impedance supply planes for both the negative supply (V EE ) and the positive supply ( ) planes as part of a multilayer board. Providing the lowest inductance return path for switching currents ensures the best possible performance in the target application. The following references to the GND plane assume that the V EE power plane is grounded for LVPECL operation. Note that, for ECL operation, the power plane becomes the ground plane. It is also important to adequately bypass the input and output supplies. Place a 1 µf electrolytic bypass capacitor within several inches of each power supply pin to the GND plane. In addition, place multiple high quality 0.001 µf bypass capacitors as close as possible to each of the supply pins, and connect the capacitors to the GND plane with redundant vias. Carefully select high frequency bypass capacitors for minimum inductance and ESR. To improve the effectiveness of the bypass at high frequencies, minimize parasitic layout inductance. Also, avoid discontinuities along input and output transmission lines that can affect jitter performance. In a 50 Ω environment, input and output matching have a significant impact on performance. The buffer provides internal 50 Ω termination resistors for both and inputs. Normally, the return side is connected to the reference pin that is provided. Carefully bypass the termination potential using ceramic capacitors to prevent undesired aberrations on the input signal due to parasitic inductance in the termination return path. If the inputs are dccoupled to a source, take care to ensure that the pins are within the rated input differential and common-mode ranges. Data Sheet If the return is floated, the device exhibits a 100 Ω cross termination, but the source must then control the common-mode voltage and supply the input bias currents. There are ESD/clamp diodes between the input pins to prevent the application from developing excessive offsets to the input transistors. ESD diodes are not optimized for best ac performance. When a clamp is required, it is recommended that appropriate external diodes be used. Exposed Metal Paddle The exposed metal paddle on the package is both an electrical connection and a thermal enhancement. For the device to function properly, the paddle must be properly attached to the V EE power plane. When properly mounted, the also dissipates heat through its exposed paddle. The PCB acts as a heat sink for the. The PCB attachment must provide a good thermal path to a larger heat dissipation area. This requires a grid of vias from the top layer down to the V EE power plane (see Figure 18). The evaluation board (/PCBZ) provides an example of how to attach the part to the PCB. VIAS TO V EE POWER PLANE Figure 18. PCB Land for Attaching Exposed Paddle 08280-018 Rev. B Page 10 of 12

Data Sheet INPUT TERMINATION OPTIONS V T x V REF x V T x V REF x CONNECT V T xto. Figure 19. DC-Coupled CML Input Termination 08280-019 CONNECT V T xtov REF x. Figure 21. AC-Coupled Input Termination, Such as LVDS and LEVPECL 08280-021 V REF x V T x 0.01µF (OPTIONAL) V T x V REF x Figure 20. DC-Coupled LVPECL Input Termination 08280-020 CONNECT V T x, V REF x, AND. PLACE A BYPASS CAPACITOR FROM V T x TO GROUND. ALTERNATIVELY, V T x, V REF x, AND CAN BE CONNECTED, GIVING A CLEANER LAYOUT AND A 180º PHASE SHIFT. Figure 22. AC-Coupled Single-Ended Input Termination 08280-022 V T x V REF x Figure 23. DC-Coupled 3.3 V CMOS Input Termination 08280-023 Rev. B Page 11 of 12

Data Sheet OUTLINE DIMENSIONS PIN 1 INDICATOR 5.10 5.00 SQ 4.90 0.30 0.25 0.18 24 25 32 1 PIN 1 INDICATOR 0.50 BSC EXPOSED PAD 2.85 2.70 SQ 2.55 17 PKG-004332 0.80 0.75 0.70 SEATING PLANE TOP VIEW 0.50 0.40 0.30 16 0.05 MAX 0.02 NOM COPLANARITY 0.08 0.20 REF BOTTOM VIEW COMPLIANT TO JEDEC STANDARDS MO-220-WHHD-2. Figure 24. 32-Lead Lead Frame Chip Scale Package [LFCSP] 5 mm 5 mm Body and 0.75 mm Package Height (CP-32-21) Dimensions shown in millimeters 9 8 0.20 MIN FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 08-22-2013-A ORDERING GUIDE Model 1 Temperature Range Package Description Package Option BCPZ 40 C to +85 C 32-Lead Lead Frame Chip Scale Package [LFCSP] CP-32-21 BCPZ-REEL7 40 C to +85 C 32-Lead Lead Frame Chip Scale Package [LFCSP] CP-32-21 /PCBZ Evaluation Board 1 Z = RoHS Compliant Part. 2009 2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D08280-0-8/16(B) Rev. B Page 12 of 12