BY -i (14.1% Oct. 28, 1958 A. P. stern ETAL 2,858,424 JOHN A.RAPER TRANSISTOR AMPLIFIER WITH AUTOMATIC COLLECTOR BIAS MEANS THER AT TORNEY.

Similar documents
United States Patent (19) Curcio

United States Patent (19) Price, Jr.

72 4/6-4-7 AGENT. Sept. 10, 1963 R. P. SCHNEIDER ETAL 3,103,617. Filed May 6, 1958 PHLP E. SHAFER WOLTAGE REGULATION WITH TEMPERATURE COMPENSATION

Dec. 17, 1963 G. A. ALLARD 3,114,872 CONSTANT CURRENT SOURCE. Filed Dec. 29, 1961 INVENTOR. 67ae4ezo (1424aea. 2.4%-

2,957,143. Oct. 18, 1960 LOUIS H. ENLOE. ATTORNEYs. Filed Sept. ll, Sheets-Sheet l L. H. ENLOE WIDEBAND TRANSISTOR AMPLIFIER INVENTOR

l O00000 G. B BY ) 7s.6-- 7taurold 0. Aeterson June 22, 1948, H, O, PETERSON 2,443,746 TUBE REACTANCE AND MODULATOR Filed Dec. l. l943 3.

14 torney. Jan. 30, 1968 D. C. CONNOR 3,366,871. Azza CCWoe idwolds had S BY. Filed March 29, 1965 OWERLOAD AND SHORT-CIRCUIT PROTECTION FOR WOLTAGE

United States Patent (19) Ohta

United States Patent (19)

United States Patent (19) Archibald

F I 4. aw NVENTOR: IMPULSE GENERATOR FOR ELECTRIC FISHING Filed March 24, Sheets-Sheet 1. May 27, 1958 C. O, KREUTZER.

July 18, 1967 T. W. MOORE 3,331,967 TIME DELAY CIRCUIT EMPLOYING SCR CONTROLLED BY TIMING-CAPACITOR HAVING PLURAL CURRENT

HHHHHH. United States Patent (19) 11 Patent Number: 5,079,455. McCafferty et al. tor to provide a negative feedback path for charging the

USOO513828OA. United States Patent (19) 11 Patent Number: 5,138,280. Gingrich et al. (45) Date of Patent: Aug. 11, 1992

Alexander (45) Date of Patent: Mar. 17, 1992

Dec. 27, 1955 G. C. SZKLA 2,728,857 ELECTRONIC SWITCHING. Filed Sept. 9, % INENTOR. 6eorge 6.7zzzzz ATTORNEY

u-2 INVENTOR Dec. 3, P. J. KIBLER 2,412,090 Filed Feb. 14, 1944 PAUL. J. KBLER ATTORNEY TURNSTILE ANTENNA TO TRANSMTTER OR RECEIVER

United States Patent (19) Wrathal

USOO A. United States Patent (19) 11 Patent Number: 5,272,450 Wisherd (45) Date of Patent: Dec. 21, 1993

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

United States Patent Office

twcc United States Patent (19) Schwarz et al. 11) 4,439,743 45) Mar. 27, Claims, 9 Drawing Figures

United States Patent (19) Smith et al.

kia 6-se-1- May 8, 1956 J. H. FELKER 2,745,012 A/G. 4A A/G. 4C A3 C A/G. 4d a 77OAPAWAY TRANSISTOR BLOCKING OSCILLATORS COLA ACTOA /OZ74 GA

United States Patent (19)

the sy (12) Patent Application Publication (10) Pub. No.: US 2015/ A1 (19) United States (43) Pub. Date: Jan. 29, 2015 slope Zero-CIOSSing

United States Patent (19) Nilssen

United States Patent Cubert

Br 46.4%g- INTEGRATOR OUTPUT. Feb. 23, 1971 C. A. WALTON 3,566,397. oend CONVERT CHANNEL SELEC +REF. SEL ZERO CORRECT UNKNOWN SCNAL INT.

a 42.2%. it; 1 Dec. 6, 1966 R. HUBBARD 3,290,589 INVENTOR. Filed June 7, Sheets-Sheet l

United States Patent (19)

United States Patent (19) Morris

United States Patent (19) Kunst et al.

United States Patent (19) Theriault

(Gp) 3SNOdS3d. (so noosh W) May 7, 1963 B. B. BAUER 3,088,997 MVT)3O. p 3. NVENTOR BENJAMEN B. BAUER STEREOPHONIC TO BINAURAL CONVERSION APPARATUS

United States Patent (19) 11 Patent Number: 5,003,195 Stelling et al. (45) Date of Patent: Mar. 26, 1991

(12) United States Patent (10) Patent No.: US 6,337,722 B1

United States Patent (11) 3,578,900

(12) United States Patent

??? O] ?RT, Dec. 5, ,356,927 REGULATED POWER SUPPLY CIRCUIT B. BARRON. Filed June l, 1964 BENAMEN BARRON 62) 2. Sheets-Sheet 1 INVENTOR

a/7oe Way a. Z-. +\s -Wicc. July 15, 1958 A. W. CARLSON 2,843,761. ae/7//e M4 eae/50my HIGH SPEED TRANSISTOR FLIP-FLOPS INVENTOR.

(12) United States Patent (10) Patent No.: US 7,560,992 B2

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

(12) United States Patent

l F-6 Ay, 1 ")-6-6-val Aty, 3. April 23, F. H. SHEPARD, JR 2,198, A. A. SAAAAA WA2. OSC///A/OA A(24A DISTORTION REDUCING CIRCUIT AORNEY

4,695,748 Sep. 22, 1987

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1. FOSS (43) Pub. Date: May 27, 2010

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2007/ A1

us/ (12) Patent Application Publication (10) Pub. No.: US 2008/ A1 (19) United States / 112 / 108 Frederick et al. (43) Pub. Date: Feb.

--: ; f. United States Patent (19) Cook. (11) 3,765,391 (45) Oct. 16, "Popular Electronics' Transistor Ignition June, 1964.

III. I. United States Patent (19) 11 Patent Number: 5,121,014. Huang

(12) Patent Application Publication (10) Pub. No.: US 2009/ A1

United States Patent (19) Cacciatore

United States Patent (19) 11) 4,163,947

United States Patent (19)

Snohomish, Wash Appl. No.: 769, Filed: Feb. 16, ) Int. Cl... G01R 31/22 52 U.S. Cl /158 D; 324/60 C; 324/158 T

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1. KM (43) Pub. Date: Oct. 24, 2013

(12) United States Patent (10) Patent No.: US 6,426,919 B1

USOO A United States Patent (19) 11 Patent Number: 5,889,643 Elms (45) Date of Patent: Mar. 30, 1999

(12) United States Patent (10) Patent No.: US 7,009,450 B2

United States Patent (19) Price et al.

Oct. 30, 1956 A. L. MUNZG 2,769,169 DIPOLE IMPEDANCE MATCHING DEVICE. 7W/-AAMMa. 7aawaaaaaay NSNNNN. r 2. a ava/7 Arroa Me

(12) Patent Application Publication (10) Pub. No.: US 2006/ A1

(12) Patent Application Publication (10) Pub. No.: US 2005/ A1

:2: E. 33% ment decreases. Consequently, the first stage switching

United States Patent (19)

United States Patent (19) Davis

aururu '12-k- ka-tsa United States Patent (19) Gronson [11] 3,983,416 (45) Sept. 28, 1976 (54) SHORT PULSE SEQUENTIAL WAVEFORM

United States Patent (19) Evans

(12) Patent Application Publication (10) Pub. No.: US 2014/ A1

(12) United States Patent (10) Patent No.: US 7, B2. Maheshwari (45) Date of Patent: Apr. 8, 2008

United States Patent (19) Glennon et al.

United States Patent (19) Bereskin

U.S.C. 154(b) by 21 days. (21) Appl. No.: 09/784,724 (22) Filed: Feb. 15, 2001 (51) Int. Cl... HO3F 3/45 330/300 'YG) T -- L.

USOO A United States Patent (19) 11 Patent Number: 5,892,398 Candy (45) Date of Patent: Apr. 6, 1999

United States Patent (19) Schnetzka et al.

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

USOO A. United States Patent Patent Number: 5.434,899 Huq et al. 45 Date of Patent: Jul.18, 1995

(12) Patent Application Publication (10) Pub. No.: US 2010/ A1

(12) United States Patent

(12) Patent Application Publication (10) Pub. No.: US 2002/ A1

H02P 3/ /376, 801, ) References Cited U.S. PATENT DOCUMENTS Re. 29,079 12/1976 Gilbert /194

III D D. United States Patent 19 Williams. 22 CF f loof *I Patent Number: 5,796,596 (45. Date of Patent: Aug. 18, 1998

(12) Patent Application Publication (10) Pub. No.: US 2015/ A1

(12) Patent Application Publication (10) Pub. No.: US 2013/ A1

United States Patent (19) Okado

(12) Patent Application Publication (10) Pub. No.: US 2003/ A1

United States Patent Patent Number: 5,683,539 Qian et al. 45 Date of Patent: Nov. 4, 1997

(12) United States Patent (10) Patent No.: US 6,815,941 B2. Butler (45) Date of Patent: Nov. 9, 2004

(*) Notice: Subject to any disclaimer, the term of this E. E. E. " "...O.E.

(12) United States Patent (10) Patent No.: US B2. Chokkalingam et al. (45) Date of Patent: Dec. 1, 2009

(12) Patent Application Publication (10) Pub. No.: US 2011/ A1

Dec. 17, WOLFF 2,412,703 RADIO LOCATOR DEVICE. Fillied Aug. 29, 194l 2 Sheets-Sheet l. rena

United States Patent (19)

(12) United States Patent (10) Patent No.: US 6,275,104 B1

IIIHIIIHIIII. United States Patent (19) 5,172,018. Dec. 15, ) Patent Number: 45) Date of Patent: Colandrea et al.

A/G f A/G 2 TEMPERATURE D NON-INVERTING. Jan. 11, 1966 Z. D. REYNOLDS 3,229,228 (PRIOR ART) ADJUSTABLE FREQUENCY WIEN-BRIDGE OSCILLATOR

Sept. 9, 1952 J. M. CAGE 2,610,288 DIELECTRIC HEATING APPARATUS /OO KC OSCILLATOR - MO ŠNSSN. WvenTOR. JoA/W W. CAGE. ar,

(12) United States Patent (10) Patent No.: US 6,512,361 B1

Transcription:

Oct. 28, 198 A. P. stern ETAL 2,88,424 TRANSISTOR AMPLIFIER WITH AUTOMATIC COLLECTOR BIAS MEANS RESPONSIVE TO SIGNAL LEVEL FOR GAIN CONTROL Filed Oct. 1, 194 2 Sheets-Sheet l is y i g w f s c mi '9 a) O O N NOLWOWW (NR NVENTORS ARTHUR P. STERN, JOHN A.RAPER BY -i (14.1% THER AT TORNEY.

Oct. 28, 198 A. P. STERN ETAL 2,88,424 TRANSISTOR AMPLIFIER WITH AUTOMATIC COLLECTOR BIAS MEANS RESPONSIVE TO SIGNAL LEWEL FOR GAIN CONTROL Filed Oct. 1, 194 2. Sheets-Sheet 2 S & 2 NVENTORS ARTHUR P. STERN, JOHN A.RAPER BY 4. Uvea. THER AT TORNEY.

United States Patent Office 2,88,424 Patented Oct. 28, 198 2,88,424 TRANSESTOR AMPHL FIER WITH AUTOMATIC COLLECTOR BEAS MEANS RESPONSIVE TO SGNAL LEVEL FOR GAN CONTROL Arthur P. Stern and John A. Raper, Syracuse, N. Y., assigators to General Electric Company, a corporation of New York Application October 1, 194, Serial No. 49,629 4 Claims. (C. -) The present invention relates to amplification systems, and in particular to amplification systems employing semi conductor devices, such as transistors, in which it is de sired to derive an amplified output signal whose ampli tude is substantially independent of fluctuations in amplitude of the applied signal. The present invention applies certain of the broad principles disclosed in application Serial Number 0,8 filed December 29, 193, in the name of Arthur P. Stern. in the above-named application, control of the amplification of a transistor amplifier is achieved through control of the collector operating voltage indirectly by the application of the control voltage to the base elec trode of the amplifying transistor. In the preferred embodiments of the present invention, a direct connection to the collector electrode is employed, this mode of connection possessing certain advantages additional to those possessed by the above mentioned arrangement. Accordingly, it is an object of the present invention to provide an improved amplification system wherein the amplitude of the amplified output is substantially independent of the amplitude of the applied signal. It is another object of the present invention to provide an amplification system of stabilized output amplitude in which the amplitude stabilizing properties of the circuit Supply are voltage. substantially independent of fluctuations in These and other objects are achieved in a novel ampli fying system employing semi-conductor devices of the type having at least three electrodes. In accordance with the invention, the amplification system employs a first transistor in an amplification stage which is of a type complementary to a subsequent transistor which is used to derive a control voltage. The term complementary is here used to designate the relation between the transistor which is subject to control, and the transistor which develops the control voltage. The first transistor may be of an NPN type or a PNP' type, as they are currently designated, while the transistor which derives the control voltage is of the converse or complementary type, such as a "PNP' or NPN type respectively. The control voltage derived in the above manner is used to vary the collector voltage of the controlled tran sistor for adjustment of its amplification. In preferred arrangements, the control voltage is directly applied to the collector. Further advantages in a receiver of amplitude modu lated signals are achieved by using the transistor which derives the control voltage as a demodulator. In a fre quency modulation receiver, the control voltage deriving transistor may serve as a limiter. The features of the invention which are believed to be novel are set forth with particularity in the appended claims. The invention itself, however, both as to its organization and method of operation, together with 70 further objects and advantages thereof may best be un derstood by reference to the following description when 2 3 0 60 6 2 taken in connection with the following drawings, wherein: Fig.1 is a graph illustrative of the principle here ap plied in controlling the amplification of a transistor amplifier and shows the variation in amplification effected by adjustment of the collector voltage; Fig. 2 is a first embodiment of the present invention adapted to serve as the amplifier and demodulator of an amplitude modulated signal; and IO Fig. 3 is a further embodiment adapted to amplify and provide limiting of a frequency modulated signal. The present invention employs the principle of am plification control of a transistor amplifier by control of the transistor collector voltage. This principle may be briefly explained by reference to Fig. 1. 1 Fig. 1 is a graph wherein the amplification of a tran sistor amplifier is plotted as the ordinate against the collector voltage as the abscissa. The plotted line 4 indicates the relation obtaining in a typical circuit where in the amplification stage is capable of achieving a maxi mum gain of 2 decibels with optimum collector volt age. It may be noted that the plot 4 has the greatest slope in the vicinity of zero collector voltage and that the slope is least in regions of high collector voltage. Experience indicates that the curve is essentially of an exponential nature. For optimum amplification, a col lector voltage of perhaps 4 or volts would be em ployed in the amplifier whose characteristics are illus trated. In Such an amplifier, reduction of the collector voltage from the optimum value of 4 or volts to 3 volts, corresponding to point, would effect no more than one decibel diminution in the amplification. In order, however, to make the amplification stage some what more Sensitive to control by adjustment of the collector voltage, it is usually preferable to shift the operating collector voltage to a lower value, where the curve is steeper. A suitable operating point is indi cated at the point 6 on the graph, a point corresponding to a two decibel attenuation from the optimum ampli fication and to 1.0 volt of collector voltage. When the operating collector voltage is adjusted to 1.0 volt, a reduction in the collector voltage by 0.99 volt by the amplitude control circuit brings about a reduction of approximately decibels in amplification, to point 7 on the graph. Selection of the operating point at 1.0 collector volt and using a 0.99 volt range of collector voltage control to achieve a decibel reduction in amplification corresponds to the normal mode of oper lustrated ation and in usual Fig. 2. effectiveness of the control circuit il In a multiple stage amplification system, the controlled amplifier stages are preferably near the input of the system where the applied signal is still at a low level. As the prior discussion indicates, transistors of the con trolled amplifier stages are operated at a reduced col lector potential. Operation of a transistor at a low collector potential makes it more subject to collector clipping, a condition which exists when one half of the peak to peak potential of the signal appearing at the collector tends to exceed the direct collector potential, and so substantially extinguishes current flow in the collector during such periods. The higher amplitude signals are also subject to substantial distortion due to the non-linearity of the amplification characteristic of the transistor, this latter effect being somewhat more pronounced when low collector potentials are applied. These considerations generally dictate that the first ampli fier stages be controlled. Referring now to Fig. 2, an exemplary embodiment cf the present invention is shown in which the novel am plification system herein disclosed serves as the inter mediate frequency amplifier of a superheterodyne type radio receiver of amplitude modulated signals. The con

2,88,424 3 4. trol voltages which provide amplification control, are de first amplification stage and the control bus and reduces rived in the portion of the receiver which also detects fluctuation of the control voltage at audible or modulation the modulated signal. It should be noted that the cir rates at the collector. The bus 36 is connected to one cuitry illustrated, with minor changes, may also be used terminal of a resistance 37, in which the control voltages as the preliminary radio frequency stages of a tuned are developed. The other terminal of resistance 37 is radio frequency receiver or of a superheterodyne re grounded. In connecting the collector 19 through resist ceiver. The invention itself, however, should not be con ance 37 to the grounded negative terminal of source 31 of sidered as limited to the particular circuit disclosed, or relatively low potential, a collector bias level is estab to the uses enumerated, since it is in fact an amplifier lished, in the absence of a control voltage appearing in of general application, and may be advantageously ap the load resistance 37, at the relatively low collector op plied in the amplification of frequency and phase modul erating voltage desired for sensitive collector voltage con lated signals as will be subsequently shown, and in en trol. When control voltage does appear in the presence vironments where detection of the signal is not desired other than for the purpose of securing an amplification control voltage. For simplicity, the discussion of Fig. 2 will treat the illustrated circuitry in the performance of the functions of an intermediate frequency amplifier and second detector in a superheterodyne receiver of ampli tude modulated signals. Fig. 2 shows a two stage transistor amplifier 13 fol lowed by a signal detection and control voltage produc tion stage 14. The transistor amplifier 13 employs two transistors and 16 which may be types which are cur rently designated "PNP' and NPN, respectively. Either a PNP or an NPN type of transistor may be employed in the second stage of the amplifier 13 and the design of its associated amplification stage may be conventional. The choice of transistor 1 and design of its associated circuitry is a part of the present invention, and will be discussed in detail subsequently. Transistor 1 is shown having three electrodes including a base 17, an emitter 18, and a collector 19. The transistor 1 is connected to operate in a ground ed emitter configuration. A source of amplitude modu lated signals, not shown, is coupled to input terminals and 2 of the amplification system. The base 17 of transistor i is coupled through a coupling capacitor 22 to input terminal. Terminal 2 is coupled to ground at 23. A capacitor. 24 is coupled between the emitter i8 and a capacitor 2, whose other terminal is coupled to ground. These capacitors form the grounding path with respect to signal voltages for the emitter 18. Output of the transistor 1 is derived in the following manner. The collector 19 is coupled to the joined ter minals of a capacitance 26 and an inductance 27 which form a parallel resonant load circuit. The signal ground return path for the inductance 27 is established through a capacitance 29 coupled between the end of the induct ance remote from the collector 19 and ground. The reso nating capacitance 26 has its terminal remote from the collector 19 grounded directly. An output tap 28 is provided on inductance 27 for output connection. The position of the output tap 28 is selected to match the out put impedance of transistor 1 to the input impedance of transistor 6 in order to maximize power transfer to the Succeeding stage. The tap 23 is connected to coupling capacitor which leads to the second amplification Stage. The bias voltages for the transistor 1 are supplied from a source 31 of direct potentials, having its negative terminal coupled to ground. The voltage of source 31 may be relatively low since the collector 19 is operated at the lower voltage previously indicated. Bias for the base electrode 7 is provided by a voltage divider com prising a pair of resistances 32 and 33 connected in series in the order recited between the positive terminal of source 31 and ground. The base electrode is coupled to the common terminal of resistances 32 and 33. A resist ance 34 is coupled between the emitter 8 and the posi tive terminal of source 3. The collector 9 is con nected through inductance 27 to one terminal of an in ductance 3 whose other terminal is connected to bus 36. Bus 36 may be termed the automatic gain control bus. The inductance 3 in cooperation with capacitance 29 provides decoupling at signal frequencies between the 60 of an applied signal, the collector voltage is then fur ther reduced in a direction to reduce the amplification of the transistor stage. The second transistor amplifier stage may be a ground ed emitter amplifier, although other types may be em ployed. Transistor 16 is of the NPN type and is pro vided with a base electrode 38, an emitter electrode 39, and a collector electrode. The coupling capacitance, which supplies an amplified signal from the first stage, is connected to the base 38 of transistor 16. A capacitor 41, coupled between the emitter 39 and ground, provides a low impedance path to the signal voltages from the emitter to ground. The collector electrode is coupled to a parallel resonant tank circuit, serving as the collector load. The inductance 42 and capacitance 43, which form the parallel resonant tank circuit, have one common ter minal connected to the collector 49. The remote terminal of capacitance 43 is grounded. The remote terminal of the inductance 42 is coupled to the positive terminal of source 44. The negative terminal of source 44 is cou pled to the positive terminal of direct potential source 31. A capacitance 4 shunts source 434, and completes a low impedance path, which includes capacitance 2, be tween the remote terminals of inductance 42 and capaci tance 43. The amplified output signal is derived at the collector connected terminal of inductance 42, to which an interstage coupling capacitance 46 is connected. Proper bias voltages for operation of the transistor 16 are supplied by means of resistances 47, 48, and 49 and sources 31 and 44. Resistances 47 and 48 are serially connected in the order recited between the positive ter minal of source 44 and ground. The base 38 of transistor 16 is coupled to the common terminal of these resist ances. Emitter bias is supplied by a resistance 49 coupled between emitter 39 and ground. The collector voltage connection is through inductance 42 to the positive ter minal of source 44. It may be noted that the transistor 16 is coupled to operate with a higher collector operating voltage than transistor 1 so as to obtain optimum am plification. In some applications it may be desirable to have more than one uncontrolled amplification stage between the controlled stages and the stage in which control voltage is derived. Transistor 0 and its associated circuitry function as the second detector in a radio receiver, and as the source of the amplification control voltage. Transistor 0 is an "NPN' transistor, a choice which, in accordance with the invention, is complementary to the transistor employed in the controlled stage. The transis tor 0 has a base electrode 1, an emitter electrode 2, and a collector electrode 3. The output of transistor 16 is applied to the base 1 through coupling capacitance 46. The emitter 2 is coupled to ground through a capacitance 4, offering a low impedance to the radio frequency signals appearing in the amplifier stages. The collector 3 is bypassed through a capacitance to ground, capacitance providing a low impedance path to signals of the frequencies appearing in the amplifier stages, but a high impedance to signals of modulation frequency. An audio coupling capacitance 6 is connected between the collector electrode 3 and the output terminal 7. The other output terminal 8 is connected to ground.

The transistor 0 is biased by means of resistances 9, 60, 61, and 37 energized by sources 31 and 44. Resist ances 9 and 60, which are serially connected between the positive terminal of source 44 and ground, respec tively, form a voltage divider for obtaining the base elec trode bias. The base 1 is connected to the common junction of these resistances. Emitter 2 is coupled to ground through resistance 37, this resistance forming the impedance in which the automatic gain control is de veloped. The resistance 61, which is connected between the collector 3 and the positive terminal of source 44, provides the path for energization of the collector. The bias resistances are adjusted to provide rectification of an applied alternating current signal in the emitter circuit. The embodiment of Fig. 2 may now be described in terms of performance of the functions of the intermediate frequency amplifier and second detector of a radio re ceiver, the gain of the intermediate frequency amplifier being controlled by a control voltage developed in the transistor serving as the second detector. Signal voltages of intermediate frequency, applied at input terminal, are coupled through capacitor 22 to the transistor 1 so as to establish signal currents in the base emitter circuit. These signal currents establish amplified currents in the emitter collector circuit, thereby developing a signal volt age across the parallel resonant tank circuit forming the load of the collector 19. By virtue of the selective action of the tank circuit, which is tuned to the desired inter mediate frequency, signals in the desired frequency range appear at heightened power levels at the output tap 28, and are then applied through coupling capacitor to the base electrode 38 of the succeeding amplifier transis tor 16. Here the signals are selectively amplified to an adequately high level for operation of the succeeding detection stage. The amplified output of the second stage is developed in the tuned load inductance 42 and applied through the capacitance 46 to the base electrode 1 of the transistor 0 so as to establish currents in the base emitter circuit. Detection is achieved by adjustment of the bias voltages of transistor 0 to the point that an alternating voltage applied between the base and emitter electrodes will pass essentially only the unidirectional alternate half waves of proper polarity in the base emitter circuit. Simulta neously, only such half waves appear in the base collector circuit. The presence of a capacitance, having a low impedance with respect to the intermediate frequency, serves to reduce the carrier components appearing at the collector 3 so as to deliver a continuous signal voltage to the capacitance 6 and thence to the output termi nal 7. Rectifying action takes place in the base emitter circuit and serves to produce the gain control voltage. In the base emitter circuit, essentially only portions of alternate half cycles of the applied carrier may pass. These half cycles develop a direct voltage in load resistor 37 of positive polarity having an amplitude indicative of the amplitude of the carrier. In order that the control volt age be independent of the audio frequency modulations of the carrier and in order to prevent high frequency coupling in the gain control circuit, the filter circuit com prising capacitances 4 and 29 and inductance 3 is provided. The following circuit values have been found to provide satisfactory control voltage generation and detection ac tion when a junction type transistor is employed: Source 31---------------------------volts.- 3 Source 44---------------------------do---- 3 Resistance 9-----------------------ohms. 91,000 Resistance 60------------------------do---- 18,000 Resistance 61------------------------do---,000 Resistance 37------------------------ do---- 4,700 Capacitance 4-----------------microfarads-- The gain of transistor 1 is governed by the control 2,88,424 O 2 3 4 0 60 6 70 7 6 voltage developed in the emitter load resistance 37. As previously indicated, the collector 19 of transistor 1 ob tains its bias voltage from the ungrounded terminal of the resistance 37, whose other terminal is coupled to the nega tive terminal of low voltage source 31. An alternating signal voltage produces a current flow in the emitter cir cuit through resistance 37 and thereby develops a positive voltage at the ungrounded terminal of resistance 37. The magnitude of the voltage so developed increases with increasing signal strength. The appearance of the in creasing positive potential in the gain control bus 36, increases the positive potential on collector 19. Since the base electrode is operated at a positive potential with respect to ground, this increase in positive potential at the collector electrode, reduces the actual collector to base potential and correspondingly reduces the amplification. When in the interests of somewhat more sensitive gain control, the collector operating bias of transistor 1 is adjusted to approximately the 1.0 volt previously specified in the absence of a control voltage, a reduction in col lector voltage of 0.99 volt produces approximately decibels reduction in gain. It should be noted that in using an NPN transistor to derive a positive control voltage which increases with increasing signal strength to reduce the collector voltage of a PNP amplifier transistor, a rather simple and effec tive control circuit is obtained. The choice of com plementary transistors, i. e. an NPN to derive the con trol voltage and a PNP to be subject to control voltage, establishes a sign and rate of change for the derived con trol voltage permitting it to be directly applied to the collector electrode of the amplifying transistor. This System of control has the important advantage that the control action is substantially independent of variations in bias supply. As previously indicated, the invention is of general application to amplification systems, and should not be confined to the situation in which an amplifying tran sistor is controlled by a complementary transistor which also serves as a demodulator for an applied amplitude modulated signal. In Fig. 3 an amplifying transistor is controlled by a complementary type transistor which is a limiter of an applied frequency modulated signal, rather than a demodulator. In Fig. 3, the amplifying tran sistor is an NPN type while the control voltage deriving. transistor is a PNP type. At 62 is shown a two stage intermediate frequency amplifier employing two transistors 63 and 64. The in termediate frequency amplifier 62 is followed by a limiter stage 6 employing a single transistor 66. The transistor 63 of the intermediate frequency ampli fier 62 is of the NPN type and is provided with a base electrode 67, an emitter electrode 68 and a collector elec trode 69, which electrodes are coupled in this embodiment in a grounded emitter configuration. The base electrode 67 is connected by means of a coupling capacitor 70 to a first input terminal 71. The other input terminal 72 is coupled to ground at 73. The emitter 68 is provided with a low impedance path to ground at signal frequencies by means of two capacitances 74 and 7 serially connected between the emitter 68 and ground, and having their common terminal connected to the negative terminal of a source 76 of direct potentials. The output potentials of transistor 63 are derived from the collector 69, which is connected to a tank circuit comprising a capacitance 77 and an inductance 78. The capacitance 77, whose other terminal is grounded, and the inductance 78 are jointly connected to the collector 69, while a capacitor 79, coupling the remote end of inductance 78 to ground, completes the tank circuit. The inductance 78 is pro vided with a tap 80 for connection to the succeeding tran sistor amplifier stage. The bias adjustment of transistor 63 is essentially simi lar to that of transistor 1 of the first embodiment, al though the polarity of the bias is reversed. Resistors

2,88,424 7 81 and 82 are serially connected in the order recited between the negative and positive terminals of direct current source 76. The positive terminal of direct cur rent source 76 is grounded. The base 67 of transistor 63 is coupled to the common terminal of resistances 81 and 82. A biasing resistance 83 is provided connected between the emitter 68 and the negative terminal of source 76. The collector supply voltage is derived through the control voltage circuit which includes inductance 34 by passed through capacitance 79. The inductance 83 is coupled between thte terminal of resonating inductance 78 remote from collector 69 and the control voltage bus 8. Transistor 64 may be either of the NPN or PNP type, and is shown to be of the NPN type. It has a bas: electrode 86, an emitter electrode 87 and a collector elec trode 88. The base electrode 86 is coupled through coupling capacitor 89 to the tap 80 of the preceding stage. The emitter 87 is coupled to the negative terminal of a source 90 through resistor 97 shunted by capacitor 91. A capacitor 92, shunting source 90, and coupled between capacitor 91 and the negative terminal of source 76 completes a low impedance signal path between emitter 87 and ground. The positive terminal of source 93 is coupled to the negative terminai of source 76. The collector 88 is coupled to a parallel resonant load cir cuit comprising shunt connected capacitance 93 and in ductance 94. The end terminals of the capacitance 93 and the inductance 94 remote from the collector 88 are grounded. Sources 90 and 76 provide operating power for tran sistor 64. Operating voltage for the base electrode 86 of the transistor 64 is supplied in conventional fashion by resistances 9 and 96, serially connected between the negative terminal of source 90 and ground and having their common terminal connected to base 86. Operating voltage for the emitter electrode 87 is supplied by re sistance 97 connected between emitter 37 and the nega tive terminal of source 93. The limiter transistor 66, in accordance with the in vention, is a PNP type transistor, of a type complementary to the controlled NPN amplifying transistor 63. Tran sistor 66 has a base electrode 98, an emitter electrode 99 and a collector electrode 104). The base electrode 98 is connected througi, a couping capacitor is to the terminal of the tank inductance 94 coupled to the collector 88 of the preceding transistor 64. A capacitor 332 is coupled between the emitter 99 and ground. A re sistance io3 shunts the capacitor 92 and is the impedance across which the gain control voltage is developed. The control voltage bus & is coupled to the emitter $3. The collector i00 is connected through capacitor 104 to the ungrounded output terminal 19. A grounded output terminal 06 provides the other output connection. Prop er base bias for adjustment of the transistor 66 to act as a limiter stage is provided by resistances 197 and 108, which are serially connected between the negative terminal of Source 90 and ground and having their com non terminal connected to the base electrode 98. A re sistance i09 connected between the collector 8 and the negative terminal of source 99 provides proper bias for collector 63 and a load impedance therefor. Frequency modulated signals which are applied to the input terminals 72 and 72 are coupled through capacitor 70 to the base electrode of transistor 63. The transistor 63 which is coupled to act as a grounded emitter ampli fier, develops an amplified signal voltage in the output inductance 78. The output voltage is derived at the tap and applied through coupling capacitor 89 to the base electrode 86 of transistor 64. Transistor 64, which is also connected to act as a grounded emitter amplifier, further amplifies the signal and applies it across the load inductance 94. The output of the second transistor stage O 8 is derived from the inductance 94 and applied to the limiting amplifier transistor 66 through the capacitor 101. The transistor 66 produces the direct control voltage. The biases of transistor 66 are adjusted to provide limit ing of both negative and positive going excursions of the signal and to produce a net negative direct potential at the emitter electrode 99 for control purposes. The negative voltage appearing at the emitter electrode 99 and in the control voltage bus 8 connected to it reduces GO the net collector operating voltage of collector 69 and this the gain in the first transistor amplifier. The man ner of achieving reduction in gain is generally similar to that described with respect to the embodiment of Fig. 2. Since the positive battery terminal is grounded, the base 67 of transistor 63, coupled to the voltage divider between the negative terminal of source 76 and ground, assumes a negative potential with respect to ground. Collector 69, being conductively connected to ground, is at a positive potential with respect to the base in the absence of a gain control voltage. On the occurrence of a gain control voltage which tends to make the gain control bus 8 more negative, and thus more nearly equal to voltage at the base, the effective collector operating voltage is reduced and the gain of the first transistor ampli fier is reduced. In the two embodiments described, the transistors em ployed to derive the control voltage serve a function in addition to the derivation of a control voltage such as the demodulation of a modulated carrier or the limiting of the amplitude of the applied signal. The invention may also be employed in circuits in which the control transis tor serves only to provide the control voltage. The invention may also be applied in arrangements wherein it is desired to control a plurality of amplifying transistors. For simplicity, the embodiments illustrated have shown merely a single controlled transistor ampli fier and an intervening uncontrolled amplifier prior to the transistor in which the control voltage is derived. It should be observed that one may substitute for the single controlled amplifier stage a plurality of controlled ampli fier stages if one wishes to increase the effectiveness of the control. It may also be noted that a plurality of interven ing uncontrolled amplifier stages may be employed. While particular embodiments of the invention have been shown and described, it will be obvious to those skilled in the art that various changes and modifications may be made without departing from the invention in its broader aspects and it is, therefore, intended in the ap pended claims to cover all such changes and modifications as fail within the true spirit and scope of the invention. What we claim as new and desire to secure by Letters Patent of the United States: 1. In an amplification system for electric waves, the combination comprising a first semiconductor device in cluding a base and a first collector electrode arranged to amplify applied waves, a second semiconductor device of a type complementary to said first device including an emitter and a second collector electrode, means for pro viding D. C. bias potentials to said devices for establishing D. C. operating points and a point of reference poten tial, means for applying a signal across said base and said point of reference potential, means coupling the output of said first device to said second device, means for connecting an output from said second collector to said point of reference potential, means for deriving a direct potential at said emitter having a magnitude which increases with the amplitude of applied waves, a transfer network for applying said direct potential to said first collector electrode for control of the amplification of said first device. 2. In an amplification system for radio frequency sig nals in which modulations are impressed upon a carrier wave the combination comprising a first semi-conductor device including a base and a first collector electrode arranged to amplify applied signals, a second semicon

2,88,424 ductor device of a type complementary to said first de vice including an emitter and a second collector elec trode, means for providing I. C. bias potentials to said devices for establishing D. C. operating points and a point of reference potential, means for applying a signal across said base and said point of reference potential, means coupling the output of said first device to said second device, means for connecting an output from said second collector to said point of reference potential, means for deriving a direct potential at said emitter having a magnitude increasing with the carrier ampli tude of applied waves, and a transfer network for apply ing said direct potential to said first collector electrode for control of the amplification of said first device, said transfer network having a characteristic which impedes the passage of waves of carrier frequency and a smooth ing characteristic which reduces variations at modulation frequency rates in said direct potential. 3. In an amplification system for radio frequency sig nals in which a carrier wave is modulated in amplitude, the combination comprising a first semiconductor device including a base and a first collector electrode arranged to amplify applied signals, a second semiconductor device of a type complementary to said first device including an emitter and a second collector electrode, means for providing D. C. bias potentials to said devices for establishing D. C. operating points and a point of refer ence potential, said biasing means biasing said first col lector electrode in the non-linear region of amplification of said first device, means for applying a signal across said base and said point of reference potential, means coupling the output of said first device to said second device, means. for connecting an output from said second collector to said point of reference potential, said second device being arranged to derive a de-modulated wave in the collector circuit thereof, means for deriving a direct potential at said emitter increasing with the car rier amplitude of applied waves, and a transfer network applying said direct potential to said first collector electrode for control of the amplification of said first device, said transfer network having a characteristic which impedes the passage of waves of carrier fre quency and a smoothing characteristic which reduces variations at modulation frequency rates in said direct potential. 0. 2 3 4 4. In an amplification system for radio frequency signals in which a carrier is modulated in frequency, the combination comprising a first semiconductor device including a base and a first collector electrode arranged to amplify applied signals, a second semiconductor de vice of a type complementary to said first device includ ing an emitter and a second collector electrode, means. for providing D. C. bias potentials to said devices for establishing D. C. operating points and a point of refer ence potential, said biasing means biasing said first col lector electrode in the nonlinear region of amplification of said first device, means coupling the output of said first device to said second device, means for applying a signal across said base and said point of reference po tential, means for connecting an output from said sec ond collector to said point of reference potential, means for deriving a direct potential increasing with the ampli tude of applied waves at said emitter, and a transfer net work applying said direct potential to said first col lector electrode for control of the amplification of said first device, said transfer network having a character istic which impedes the passage of waves of carrier fre quency and a smoothing characteristic which reduces variations at audible rates in said direct potential. References Cited in the file of this patent UNITED STATES PATENTS 1,849,189 Holden -------------- Mar. 1, 1932 1,869,331 Ballantine -------------- July 26, 1932 2,44,211 Barton ---------------- Mar. 6, 191 2,70,42 Goodrich -------------- June 12, 196 2,71,446 Bopp ---------------- June 19, 196 OTHER REFERENCES Article by Sziklai, Proc. of IRE, June 1933, pp. 717 7. Shea Text, Principles of Transistor Circuits," pages 396-397, pub. 193 by John Wiley & Sons, Inc., New York. Terman Text, "Radio Engineering," 3d ed., pages 326-327,470-47, pub. 1947 by McGraw-Hill Book Co., Inc.