DR7000-EV MHz. Transceiver Evaluation Module

Similar documents
Value Units -0.3 to +4.0 V -50 to

TR MHz Hybrid Transceiver

RX MHz Hybrid Receiver

LAIPAC RLP 916 F. High frequency FM Receiver module (FSK)

DISCONTINUED. Modulation Type Number of RF Channels 15

DISCONTINUED. Modulation Type Number of RF Channels 15

3V DUAL MODE TRANSCEIVER 434 MHz BAND Product Code:

DNT2400. Low Cost 2.4 GHz FHSS Transceiver Module with I/O

Characteristic Sym Notes Minimum Typical Maximum Units Operating Frequency Range MHz. RF Chip Rate 11 Mcps RF Data Rates 1, 2, 5.

DNT900. Low Cost 900 MHz FHSS Transceiver Module with I/O

Characteristic Sym Notes Minimum Typical Maximum Units Operating Frequency Range MHz Operating Frequency Tolerance khz

AUR.EL RTX-MID-868-OOK DESCRIPTION. MECHANICAL DIMENSIONS and PIN-OUT. Absolute maximum values

DUAL BAND FM WIRELESS TRANSCEIVER RXQ1. Applications

DNT90MCA DNT90MPA. Low Cost 900 MHz FHSS Transceiver Modules with I/O

802.11g Wireless Sensor Network Modules

Characteristic Sym Notes Minimum Typical Maximum Units Operating Frequency Range MHz Operating Frequency Tolerance khz

DNT90MC DNT90MP. Low Cost 900 MHz FHSS Transceiver Modules with I/O

FM Radio Transmitter & Receiver Modules

DNT24MCA DNT24MPA. Low Cost 2.4 GHz FHSS Transceiver Modules with I/O. DNT24MCA/MPA Absolute Maximum Ratings. DNT24MCA/MPA Electrical Characteristics

Applications. Operating Modes. Description. Part Number Description Package. Many to one. One to one Broadcast One to many

RCR-XXX-RP. Features. Typical Applications. Description. - i - Low cost 315/418/ MHz Super-Regen ASK/OOK Receiver

Operational Description

Features. Future Electronics (

Receiver 10-5 BER -100 dbm Transmitter RF Output Power 1 10 or 63 mw mw Antenna Impedance 50 Ω

Features. Haltronics Ltd (

SYN501R Datasheet. ( MHz Low Voltage ASK Receiver) Version 1.0

CY803/802 Datasheet. 300M-450MHz RF receiver CY803/802/802R. General Description. Features. Ordering Information. Typical Application

SYN500R Datasheet. ( MHz ASK Receiver) Version 1.0

TRXQ1 RXQ1 FM NARROW BAND TRANSCEIVERS. RXQ1 Version. Applications. TRXQ1 Version

CANRF UHF Wireless CAN module

CY520 Datasheet. 300M-450MHz ASK Receiver. General Description. Features. Applications CY520

CMOS 2.4GHZ TRANSMIT/RECEIVE WLAN RFeIC

Standard Products ACT4469D Dual Variable Amplitude Transceiver for H009 Specification

LPR2430ER 2.4 GHz Spread Spectrum Transceiver Module Small Size, Light Weight, +18 dbm Transmitter Power

3V TRANSCEIVER 2.4GHz BAND

The CYF115 transmitter solution is ideal for industrial and consumer applications where simplicity and form factor are important.

RF Monolithics, Inc. Complies with Directive 2002/95/EC (RoHS) Electrical Characteristics. Reference Crystal Parameters

TFDU4100/TFDS4500/TFDT4500

FM 433MHz Narrow Band

HART Modem DS8500. Features

XRT7295AE E3 (34.368Mbps) Integrated line Receiver

ISO. CT1698 MIL-STD-1397 Type E 10MHz Low Level Serial Interface. Features

Demo Circuit DC550A Quick Start Guide.

Low Power with Long Range RF Module DATASHEET Description

APPLICATION NOTE 3671 Data Slicing Techniques for UHF ASK Receivers

Revision RCT-433-UTR DATASHEET

Digital Step Attenuators offer Precision and Linearity

75T2089/2090/2091 DTMF Transceivers

HFA GHz - 2.5GHz 250mW Power Amplifier. Description. Features. Applications. Ordering Information. Functional Block Diagram

Standard Products ARX4418 & ARX4417 Variable Amplitude Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531

Standard Products ACT4418N Variable Amplitude Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531 FEATURES

CMOS 2.4GHZ ZIGBEE/ISM TRANSMIT/RECEIVE RFeIC

WIRELESS MADE SIMPLE Product Overview Guide. Quarter 1, 2004 RF MODULES ANTENNAS CONNECTORS EVALUATION KITS TESTING SUPPORT

MC-1010 Hardware Design Guide

SMARTALPHA RF TRANSCEIVER

Catalog

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range Output Frequency Range f MHz

MC-1612 Hardware Design Guide

Connecting a Neuron 5000 Processor to an External Transceiver

Preliminary. 4-Channel RTD/4-20 ma Wireless Sensor Node SN24R420-4

HumPRC TM Series Evaluation Module Data Guide

Single chip 433MHz RF Transceiver

Maximum data rate: 50 MBaud Data rate range: ±15% Lock-in time: 1 bit

DISCONTINUED PC3232TB BIPOLAR ANALOG INTEGRATED CIRCUIT 5 V, SILICON GERMANIUM MMIC MEDIUM OUTPUT POWER AMPLIFIER DESCRIPTION FEATURES APPLICATIONS

Package and Pin Assignment SSOP-6 (0.64mm pitch) OSCIN OSCOUT TXEN 3 VSS 4 TXOUT 5 VSS 6 7 MODIN 8 HiMARK SW DO RES RESB VREFP VSS Symbol

ISM Band FSK Receiver IC ADF7902

Parameters Symbol Min. Typ. Max. Unit Condition Frequency Range. Frequency Stability and Aging ppm ppm ppm ppm

ACT4480-DFI Dual Transceiver

5 V, SILICON GERMANIUM MMIC MEDIUM OUTPUT POWER AMPLIFIER. Part Number Order Number Package Marking Supplying Form

UNIVERSAL ISM BAND FSK TRANSCEIVER MODULE. WITH 500mW OUTPUT POWER RFM12BP

SF229 Low Power PIR Circuit IC For security applications

DS1801 Dual Audio Taper Potentiometer

Embedded Radio Data Transceiver SV611

Standard Products ARX4404 & ARX4407 Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531 FEATURES

BIPOLAR ANALOG INTEGRATED CIRCUITS PC2709TB

BU MIL-STD-1553 DATA BUS DUAL TRANSCEIVER

CMOS 2.4GHZ ZIGBEE/ISM TRANSMIT/RECEIVE RFeIC

W-CDMA Upconverter and PA Driver with Power Control

RX3400 Low Power ASK Receiver IC. Description. Features. Applications. Block Diagram

The SYN400R is a fully featured part in 16-pin packaging, the SYN410R is the same part packaged in 8-pin packaging with a reduced feature set.

5 V, SILICON GERMANIUM MMIC MEDIUM OUTPUT POWER AMPLIFIER. Part Number Order Number Package Marking Supplying Form

HumPRO TM Series Evaluation Module Data Guide

FM Transmitter Module

Low-Voltage IF Transceiver with Limiter/RSSI and Quadrature Modulator

Radiometrix. 433MHz high speed FM radio transceiver module

DISCONTINUED PC3240TB BIPOLAR ANALOG INTEGRATED CIRCUIT 3.3 V, SILICON MMIC WIDE BAND AMPLIFIER DESCRIPTION FEATURES APPLICATIONS ORDERING INFORMATION

CYF115H Datasheet. 300M-450MHz ASK transmitter CYF115H FEATURES DESCRIPTION APPLICATIONS

PART TOP VIEW V EE 1 V CC 1 CONTROL LOGIC

CMOS 2.4GHZ ZIGBEE/ISM TRANSMIT/RECEIVE RFeIC

INF8574 GENERAL DESCRIPTION

ERICSSONZ LBI-39129B MAINTENANCE MANUAL FOR RECEIVER FRONT END MODULE 19D902782G6, G8, G9, G10, G11, G12 DESCRIPTION TABLE OF CONTENTS

Hartcran House, 231 Kenton Lane, Harrow, Middlesex, HA3 8RP, England Tel: +44 (0) , Fax: +44 (0) ,

HumPRC TM Series Evaluation Module Data Guide

4.25Gbps SFP Transceiver

XFP BIDI Series JB1330-XFP-LC.S60. Features. Applications. Ordering information. Regulatory Compliance

ASNT6141. ASNT6141-KMC DC-12GHz Linear amplifier

AN-1370 APPLICATION NOTE

Frequency Synthesizer Project ECE145B Winter 2011

CMOS 5GHz WLAN ac RFeIC WITH PA, LNA AND SPDT

Clock. Data. Enable. Upstream QPSK/16QAM Modulator. Low Pass. Filter. Transmit Enable/Disable MAC. 44 MHz. QAM Receiver with FEC SAW.

Transcription:

Designed for Short-Range Wireless Data Communications Supports RF Data Transmission Rates Up to 115.2 kbps 3 V, Low Current Operation plus Sleep Mode Up to 10 mw Transmitter Power The DR7000-EV hybrid transceiver module is ideal for short-range wireless data applications where robust operation, small size, low power consumption and low cost are required. The DR7000-EVDR7000-EV utilizes RFM s TR7000 amplifier-sequenced hybrid (ASH) architecture to achieve this unique blend of characteristics. All critical RF functions are contained in the hybrid, simplifying and speeding design-in. The receiver section of the DR7000-EV is sensitive and stable. A wide dynamic range log detector, in combination with digital AGC and a compound data slicer, provide robust performance in the presence of on-channel interference or noise. Two stages of SAW filtering provide excellent receiver out-of-band rejection. The transmitter includes provisions for both on-off keyed (OOK) and amplitude-shift keyed (ASK) modulation. The transmitter employs SAW filtering to suppress output harmonics, facilitating compliance with ETSI I-ETS 300 220 and similar regulations. DR7000-EV 433.92 MHz Transceiver Evaluation Module Absolute Maximum Ratings Rating Value Units Power Supply and All Input/Output Pins -0.3 to +4.0 V Non-Operating Case Temperature -50 to +100 C Soldering Temperature (10 seconds, 5 cycles maximum) 260 C Electrical Characteristics Characteristic Sym Notes Minimum Typical Maximum Units Operating Frequency f o 433.72 434.12 MHz Data Modulation Type OOK/ASK OOK Data Rate 30 kb/s ASK Data Rate 115.2 kb/s Receiver Performance (OOK @ 4.8kbps) Sensitivity, 4.8 kbps, 10-3 BER, AM Test Method -108 dbm Input Current, 4.8 kbps, 3.0V Supply 4.2 ma Sensitivity, 19.2 kbps, 10-3 BER, AM Test Method -104 dbm Input Current, 19.2 kbps, 3.0V Supply 4.25 ma Transmitter Performance (OOK @ 4.8kbps) Peak RF Output Power, 235 µa TXMOD Current P OL 10 dbm Peak Current, 235 µa TXMOD Current I TPL 32 ma OOK Turn On/Turn Off Times t ON /t OFF 12/6 µs ASK Output Rise/Fall Times t TR /t TF 1.1/1.1 µs Power Supply Voltage Range (including I/O) Vcc 2.2 3.7 Vdc Operating Ambient Temperature T A -40 +85 C Power Supply Voltage Ripple 10 mvp-p RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 1 of 8

DR7000-EV Pinout and 1000 mils 900 mils GND- 1 20- GND PKDET- 2 RX BBO- 3 GND- 4 RX- 5 TX- 6 LPFILT- 7 TX/RX- 8 OOK/ASK- 9 SLEEP- 10 19- VCC 18- CFG CLK 17- CFG 16- RX CLK 15-2G/3G 14-4.8Kbps/19.2Kbps 13- GND 12- GND 11- GND 1000 mils RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 2 of 8

Pin Name In/Out Description 1,4,20 GND - GND is the ground pin. 19 VCC - VCC is a positive supply voltage pin. This pin is the peak detector output. A 0.022uF capacitor to ground (C5) sets the peak detector attack and decay times, which have a fixed 1:1000 ratio. For most applications, these time constants should be coordinated with the base-band time constant. For a given base-band capacitor C BBO, the capacitor value C PKD is: C PKD = 2.0* C BBO, where C BBO and C PKD are in pf 2 PKDET Out 3 BBOUT Out 5 RXDATA Out 6 TXMOD In 7 LPFADJ In A ±10% ceramic capacitor should be used at this pin. This time constant will vary between t PKA and 1.5* t PKA with variations in supply voltage, temperature, etc. The capacitor is driven from a 200 ohm attack source, and decays through a 200 K load. The peak detector is used to drive the db-below-peak data slicer and the AGC release function. The peak detector capacitor is discharged in the receiver power-down (sleep) mode and in the transmit modes. See the description of Pin 3 below for further information. A 0.022uF capacitor is installed for operation at 4.8kbps. This pin is connected directly to the transceiver BBOUT pin. This pin drives the CMPIN pin through a coupling capacitor, C BBO = 0.01uF (C4), for internal data slicer operation at 4.8kbps. C BBO = 11.2*SP MAX, where SP MAX is the maximum signal pulse width in µs and C BBO is in pf The nominal output impedance of this pin is 1 K.The BBOUT signal changes about 10 mv/db, with a peak-topeak signal level of up to 450 mv. The signal at BBOUT is riding on a 1.5 Vdc value that varies somewhat with supply voltage and temperature, so it should be coupled through a capacitor to an external load. When an external data recovery process is used with AGC, BBOUT must be coupled to the external data recovery process and CMPIN by separate series coupling capacitors. The output impedance of this pin becomes very high in sleep mode, preserving the charge on the coupling capacitor. The value of C3 on the circuit board has been chosen to match typical data encoding schemes at 4.8 kbps. If C4 is modified to support higher data rates and/or different data encoding schemes and PK DET is being used, make the value of the peak detector capacitor C5 about 2x the value of C BBO. RXDATA is the receiver data output pin. It is a CMOS output. The signal on this pin can come from one of two sources. The default source is directly from the output of the data slicer circuit. The alternate source is from the radio s internal data and clock recovery circuit. When the internal data and clock recovery circuit is used, the signal on RXDATA is switched from the output of the data slicer to the output of the data and clock recovery circuit when a packet start symbol is detected. Each recovered data bit is then output on the rising edge of a RXDCLK pulse (Pin 16), and is stable for reading on the falling edge of the RXDCLK pulse. The transmitter RF output voltage is proportional to the input current to this pin. A resistor in series with the TXMOD input is normally used to adjust the peak transmitter output. Full transmitter power (10 mw) requires about 235 µa of drive current. The transmitter output power P O for a 3 Vdc supply voltage is approximately: PO = 180*(I TXM ) 2, where PO is in mw and the modulation current I TXM is in ma The practical power control range is 10 to -50 dbm. A ±5% TXMOD resistor value is recommended. Internally, this pin is connected to the base of a bipolar transistor with a small emitter resistor. The voltage at the TXMOD input pin is about 0.85 volt with 235 ua of drive current. This pin accepts analog modulation and can be driven with either logic level data pulses (unshaped) or shaped data pulses. A series 9.1 kilohm resistor is installed to provide +10dBm average output power with a +3Vdc input. This pin is the receiver low-pass filter bandwidth adjust. The filter bandwidth is set by a resistor R LPF (R4) between this pin and ground. The resistor value can range from 510 K to 3 K, providing a filter 3 db bandwidth f LPF from 5 to 600 khz. The resistor value is determined by: R LPF = (0.0006*f LPF ) -1.069 where R LPF is in kilohms, and f LPF is in khz A ±5% resistor should be used to set the filter bandwidth. This will provide a 3 db filter bandwidth between f LPF and 1.3* f LPF with variations in supply voltage, temperature, etc. The filter provides a three-pole, 0.05 degree equiripple phase response. A 470 kilohm resistor to GND is installed to provide a 3dB filter bandwidth of 5.275kHz. Connect an external ±1%, 243kilohm resistor to GND for 19.2kbps operation. RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 3 of 8

Pin Name In/Out Description 8 TX/RX In 9 OOK/ASK In 10 SLEEP In Logic Input (CMOS compatible). This pin, in 3G mode, selects the operation of the TR7000. Pull this pin High for Transmit Mode. Pull this pin Low for Receive mode. Do not allow this pin to float. Logic Input (CMOS compatible). This pin, in 3G mode, selects the operation of the TR7000. Pull this pin High for OOK Transmit/Receive mode. Pull this pin Low for ASK Transmit/Receive mode. Do not allow this pin to float. Logic Input (CMOS compatible). This pin, in 3G mode, puts the TR7000 into Sleep mode. Pull this pin High for Sleep Mode. Pull this pin Low for operation mode. Do not allow this pin to float. 11 SVEN In Logic Input (CMOS compatible). This pin, in 3G mode, enables the Start Vector Recognition circuit. The TR7000 will not output a recovered clock on RXDCLK (pin 16) until the start vector, 0xE2E2, has been recognized. Pull this pin High to enable Start Vector Recognition. Pull this pin Low then High to reset the Start Vector Recognition circuit. Do not allow this pin to float. 12 Not Used Keep this pin pulled Low. 13 Not Used Keep this pin pulled Low. 14 2.4KBPS/ 19.2KBPS In 15 3G SEL In 16 RXDCLK Out 17 CFGDAT In/Out 18 CFGCLK In/Out Logic Input (CMOS compatible). This pin, in 3G mode, selects the receive data rate of the DR7000-EV. Pull this pin High to select 2.4kbps. Pull this pin Low to select 19.2kbps. Do not allow this pin to float. NOTE: Operating at 19.2kbps will require the value of C4, C5 and R4 to change to accommodate the higher data rate. See the TR7000 datasheet for recommended component values. Logic Input (CMOS compatible). This pin sets the processor to operate in 3G mode. The power-up operating configuration of the TR7000 device is controlled by the J2 jumper setting. When DC power is applied to the DR7000-EV with J2 installed across 2-3, this pin should be pulled High immediately after power-up to initiate 3G mode. Failure to pull pin 15 High after power-up will cause the processor to remain inactive. Pulling this pin High wakes the processor for 3G mode operation. When DC power is applied to the DR7000-EV with J2 installed across 1-2, this pin should be held Low to operate in 2G mode. Do not allow this pin to float. RXDCLK is the clock output from the data and clock recovery circuit. RXDCLK is a CMOS output. When the radio s internal data and clock recovery circuit is not used, RXDCLK is a steady low value. When the internal data and clock recovery is used, RXDCLK is low until a packet start symbol is detected at the output of the data slicer. Each bit following the start symbol is output at RXDATA on the rising edge of a RXDCLK pulse, and is stable for reading on the falling edge of the RXDCLK pulse. Once RXDCLK is activated by the detection of a start symbol, it remains active until SVEN (pin 11) is reset. See Pin 11 description. In 3G control mode, CFGDAT is a bi-directional CMOS logic pin. When CFG (Pin 19) is set to a logic 1, configuration data can be clocked into or out of the radio s configuration registers through CFGDAT using CFG- CLK (Pin 18). Data clocked into CFGDAT is transferred to a control register each time a group of 8 bits is received. Pulses on CFGCLK are used to clock configuration data into and out of the radio through CFGDAT. When writing through CFGDAT, a data bit is clocked into the radio on the rising edge of a CFGCLK pulse. When reading through CFGDAT, data is output on the rising edge of the CFGCLK pulse and is stable for reading on the falling edge of the CFGCLK. Refer to the TR7000 datasheet for detailed timing. This pin is a high impedance input (CMOS compatible) in 2G mode. This pin must be held at a logic level. Do not allow this pin to float. In 3G control mode, pulses on CFGCLK are used to clock configuration data into and out of the radio through CFGDAT (Pin 17). When writing to CFGDAT, a data bit is clocked into the radio on the rising edge of a CFG- CLK pulse. When reading through CFGDAT, data is stable for reading on the falling edge of the CFGCLK. Refer to the TR7000 datasheet for detailed timing. This pin is a high impedance input (CMOS compatible) in 2G mode. Do not allow this pin to float. RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 4 of 8

Theory of Operation The DR7000-EV evaluation module is centered around the TR7000 ASH Transceiver. The DR7000-EV may operate in backward compatible 2G mode, or in the enhanced 3G mode. Since 3G mode requires the use of a serial I/O port to configure internal registers, the module includes an on-board Silicon Labs C8051F330 microcontroller to control access to the serial port. When 2G mode is enabled the microcontroller serves no function. When 3G mode is enabled the microcontroller constantly scans pins 8-15 for a change of logic state. When a state change is detected on one or more of these pins, the microcontroller automatically updates the internal configuration registers via the serial port of the TR7000. The microcontroller assumes full control of the CFG pin, CFGCLK pin, and CFGDAT pin in 3G mode to continuously update the internal registers. The DR7000-EV module is designed to demonstrate the performance of the TR7000 ASH Transceiver at 4.8kbps, although other data rates are possible with changes in on-board component values. See pin descriptions and refer to the TR7000 datasheet. The DR7000-EV module may be mounted on a prototype assembly using standard 0.1 spacing, 10-pin headers spaced 0.9 apart. 2G Mode Operation The DR7000-EV may operate in 2G mode. See pin 15 description and Power-up Mode Select (J2) section for mode select details. In 2G mode, the CFGCLK pin (18) and CFGDAT pin (17) operate as CTRL0 and CTRL1, respectively, just as for second-generation devices. The CFGCLK and CFGDAT pins are a high impedance input allowing external control for 2G configuration. The logic levels on CFGCLK (CTRL0) and CFGDAT (CTRL1) control the default 2G operation as shown below: CFGCLK (CNTRL0) CFGDAT (CNTRL1) MODE 0 0 SLEEP 1 0 TX OOK 0 1 TX ASK 1 1 RX J5 Header J2 Header Current Consumption Monitor (J5) The current consumption of the TR7000 device may be monitored by removing J5 and connecting an ammeter across the terminals. When J5 is removed it isolates the TR7000 from VCC powering the on-board processor to give a true reading of the current consumption of only the TR7000 without the additional current usage of the processor. J5 must be installed to power the TR7000 if not using the header for current measurement. RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 5 of 8

Power-up Mode Select (J2) J2 is used to select the operating mode of the TR7000 device only at power-up. The state of J2 when VCC is applied will determine whether the board operates in 2G mode or 3G mode. Pin 2 (center pin) of J2 is connected to Pin 19 (CFG) of the TR7000 device and is grounded for 2G mode and functions as the chip select line for the serial interface in 3G mode. Installing the jumper will either connect the CFG pin of the TR7000 to GND or directly to the processor for control in 3G mode. See the table below for power-up jumper settings. Setting Power-up Mode Pin 19 J2(1-2) 2G Connected to GND J2(2-3) 3G Connected to Processor After power-up if 3G mode is selected, pin 15 (3G Sel) must be pulled High to initiate the processor to operate in 3G mode. Failure to pull pin 15 High after power-up will cause the processor to remain inactive. J4 Programming Header (J4) The programming header allows for custom firmware development for the Silicon Labs C8051F330 if desired. Contact RFM for more information about custom firmware development. Interface Board The 3G evaluation module is installed on the Interface Board for easy evaluation of the TR7000 features. Positioning the jumper will pull the function pin High or Low and set the device feature. Refer to the pin descriptions for pin functions. Each respective feature is marked on the Interface Board. Pins 8-15 of the evaluation module are used to set the features of the TR7000 IC by positioning the jumpers. +3.0V Power Set for RX mode 4.8kbps Data Rate Set for OOK mode No operation Normal mode RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 6 of 8

4.8kbps Application Circuit 19.2kbps Application Circuit Sample Set Ups Command TX/RX (pin 8) ASK/OOK (pin 9) SLEEP (pin 10) SVEN (pin 11) DSSS (pin 12) ISS (pin 13) 2.4/19.2 (pin 14) Receive OOK 2.4kbps 0 0 0 0 0 0 1 1 Receive ASK 2.4kbps 0 1 0 0 0 0 1 1 Receive ASK 19.2kbps (add ext 243K 0 1 0 0 0 0 0 1 Resistor on pin 7) Receive ASK 2.4kbps w/ Start Vector and 0 1 0 1* 0 0 1 1 Clock Recovery TX OOK 1 0 0 0 0 0 0 1 Sleep 0 0 1 0 0 0 0 0 3G SEL (pin 15) 1= Pull High 0= Pull Low *After data is received, reset this pin to 0 then set back to 1 to re-enable Start Vector recognition. RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 7 of 8

DR7000-EV Bill of Material (4.8kbps) Item Reference Description Value Qty 1 C2 Capacitor SMT 0603 100pF 1 2 C4 Capacitor SMT 0603.01uF 1 3 C5 Capacitor SMT 0603.022uF 1 4 C6 Capacitor SMT 0603 100pF 1 5 C7 Capacitor SMT 0603 0.1uF 1 6 C8 Capacitor SMT 0603 0.1uF 1 7 C9 Capacitor SMT 0603 0.1uF 1 8 C3 Capacitor Tantalum EIA-B 4.7uF 1 9 L1 Fair-rite Bead 0603 2506033017YO 1 10 L2 Inductor Chip 0603 56nH 1 11 L3 Inductor Chip 0603 220nH 1 12 R1 Resistor Chip 0603 20K 1 13 R3 Resistor Chip 0603 100K 1 14 R4 Resistor Chip 0603 470K 1 15 R5 Resistor Chip 0603 9.1K 1 16 R6 Resistor Chip 0603 1.0K 1 17 R8 Resistor Chip 0603 1.0K 1 18 R7 Resistor Chip 0603 10K 1 19 U2 C8051F330 SILICON LABS Microcontroller 1 20 U1 IC, TR7000 1 RFIO 1 2 3 4 5 6 7 8 9 10 20 19 18 17 16 15 14 13 12 11 Note: Specifications subject to change without notice. RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-8148 E-mail: info@rfm.com Page 8 of 8