Design of Enhancement Mode Single-gate and Double-gate Multi-channel GaN HEMT with Vertical Polarity Inversion Heterostructure

Similar documents
GaN power electronics

Design of Broadband Three-way Sequential Power Amplifiers

International Workshop on Nitride Semiconductors (IWN 2016)

INTRODUCTION: Basic operating principle of a MOSFET:

AlGaN/GaN High-Electron-Mobility Transistor Using a Trench Structure for High-Voltage Switching Applications

Gallium nitride (GaN)

N-polar GaN/ AlGaN/ GaN high electron mobility transistors

Final Report. Contract Number Title of Research Principal Investigator

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

Development of Microwave and Terahertz Detectors Utilizing AlN/GaN High Electron Mobility Transistors

Enhancement-mode AlGaN/GaN HEMTs on silicon substrate

MOSFET & IC Basics - GATE Problems (Part - I)

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

Normally-Off Operation of AlGaN/GaN Heterojunction Field-Effect Transistor with Clamping Diode

We are right on schedule for this deliverable. 4.1 Introduction:

Effective Channel Mobility of AlGaN/GaN-on-Si Recessed-MOS-HFETs

A Low-loss Integrated Beam Combiner based on Polarization Multiplexing

Semiconductor Physics and Devices

Recent Advances in Power Encoding and GaN Switching Technologies for Digital Transmitters

JOURNAL OF APPLIED PHYSICS 99,

Power MOSFET Zheng Yang (ERF 3017,

Three Terminal Devices

Design and Analysis of AlGaN/GaN MIS HEMTs with a Dual-metal-gate Structure

Solid State Device Fundamentals

8. Characteristics of Field Effect Transistor (MOSFET)

High Voltage Normally-off GaN MOSC- HEMTs on Silicon Substrates for Power Switching Applications

A new Hetero-material Stepped Gate (HSG) SOI LDMOS for RF Power Amplifier Applications

Circularly polarized near field for resonant wireless power transfer

Performance Evaluation of MISISFET- TCAD Simulation

value of W max for the device. The at band voltage is -0.9 V. Problem 5: An Al-gate n-channel MOS capacitor has a doping of N a = cm ;3. The oxi

CHAPTER 2 HEMT DEVICES AND BACKGROUND

Novel III-Nitride HEMTs

High performance Hetero Gate Schottky Barrier MOSFET

600V GaN Power Transistor

MSE 410/ECE 340: Electrical Properties of Materials Fall 2016 Micron School of Materials Science and Engineering Boise State University

Lecture-45. MOS Field-Effect-Transistors Threshold voltage

Comparative Study of Silicon and Germanium Doping-less Tunnel Field Effect Transistors

Resonant Tunneling Device. Kalpesh Raval

Quantum Condensed Matter Physics Lecture 16

Customized probe card for on-wafer testing of AlGaN/GaN power transistors

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

ITT Technical Institute. ET215 Devices 1. Unit 8 Chapter 4, Sections

Customized probe card for on wafer testing of AlGaN/GaN power transistors

DESIGN OF 20 nm FinFET STRUCTURE WITH ROUND FIN CORNERS USING SIDE SURFACE SLOPE VARIATION

AlGaN/GaN metal-insulator-semiconductor heterojunction field-effect transistors using BN and AlTiO high-k gate insulators

CHAPTER 3 TWO DIMENSIONAL ANALYTICAL MODELING FOR THRESHOLD VOLTAGE

Wide Band-Gap Power Device

Generalized DC-link Voltage Balancing Control Method for Multilevel Inverters

P-doped region below the AlGaN/GaN interface for normally-off HEMT

Supplementary Figure 1 Schematic illustration of fabrication procedure of MoS2/h- BN/graphene heterostructures. a, c d Supplementary Figure 2

A GaAs/AlGaAs/InGaAs PSEUDOMORPHIC HEMT STRUCTURE FOR HIGH SPEED DIGITAL CIRCUITS

Gallium nitride futures and other stories

Chapter 1. Introduction

III-Nitride microwave switches Grigory Simin

Open Access. C.H. Ho 1, F.T. Chien 2, C.N. Liao 1 and Y.T. Tsai*,1

Digital Electronics. By: FARHAD FARADJI, Ph.D. Assistant Professor, Electrical and Computer Engineering, K. N. Toosi University of Technology

General look back at MESFET processing. General principles of heterostructure use in FETs

An X-band GaN combined solid-state power amplifier

MEASUREMENT AND INSTRUMENTATION STUDY NOTES UNIT-I

Wu Lu Department of Electrical and Computer Engineering and Microelectronics Laboratory, University of Illinois, Urbana, Illinois 61801

Atomic-layer deposition of ultrathin gate dielectrics and Si new functional devices

Solid State Devices- Part- II. Module- IV

RADIATION RESPONSE AND RELIABILITY OF AlGaN/GaN HEMTS

An introduction to Depletion-mode MOSFETs By Linden Harrison

On-Wafer Integration of Nitrides and Si Devices: Bringing the Power of Polarization to Si

Carbon Nanotube Bumps for Thermal and Electric Conduction in Transistor

ECE 440 Lecture 39 : MOSFET-II

Depletion-mode operation ( 공핍형 ): Using an input gate voltage to effectively decrease the channel size of an FET

Glasgow eprints Service

Comparative Analysis of HEMT LNA Performance Based On Microstrip Based Design Methodology

DESIGN OF AN S-BAND TWO-WAY INVERTED ASYM- METRICAL DOHERTY POWER AMPLIFIER FOR LONG TERM EVOLUTION APPLICATIONS

NAME: Last First Signature

6.012 Microelectronic Devices and Circuits

GaN MMIC PAs for MMW Applicaitons

Design of 45 nm Fully Depleted Double Gate SOI MOSFET

ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

Body-Biased Complementary Logic Implemented Using AlN Piezoelectric MEMS Switches

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method

FIELD EFFECT TRANSISTOR (FET) 1. JUNCTION FIELD EFFECT TRANSISTOR (JFET)

Electronic Circuits. Junction Field-effect Transistors. Dr. Manar Mohaisen Office: F208 Department of EECE

A new Vertical JFET Technology for Harsh Radiation Applications

Unit III FET and its Applications. 2 Marks Questions and Answers

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

ECE 340 Lecture 40 : MOSFET I

INTRODUCTION TO MOS TECHNOLOGY

ECE 340 Lecture 37 : Metal- Insulator-Semiconductor FET Class Outline:

Lecture 33 - The Short Metal-Oxide-Semiconductor Field-Effect Transistor (cont.) April 30, 2007

FET. Field Effect Transistors ELEKTRONIKA KONTROL. Eka Maulana, ST, MT, M.Eng. Universitas Brawijaya. p + S n n-channel. Gate. Basic structure.

PHYSICS OF SEMICONDUCTOR DEVICES

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

International Journal of Engineering Technology, Management and Applied Sciences. June 2015, Volume 3, Issue 6, ISSN

Supporting Information for Gbps terahertz external. modulator based on a composite metamaterial with a. double-channel heterostructure

DiamondTouch SDK:Support for Multi-User, Multi-Touch Applications

I E I C since I B is very small

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

Semiconductor Materials for Power Electronics (SEMPEL) GaN power electronics materials

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

High Performance Visible-Blind Ultraviolet Photodetector Based on

SCALING AND NUMERICAL SIMULATION ANALYSIS OF 50nm MOSFET INCORPORATING DIELECTRIC POCKET (DP-MOSFET)

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Transcription:

MITSUBISHI ELECTRIC RESEARCH LABORATORIES http://www.merl.com Design of Enhancement Mode Single-gate and Double-gate Multi-channel GaN HEMT with Vertical Polarity Inversion Heterostructure Feng, P.; Teo, K.H.; Oishi, T.; Yamanaka, K.; Ma, R. TR2013-036 May 2013 Abstract We propose the design and simulation study of novel gallium nitride (GaN) devices, consisting of nitride stacks with different polarity, to provide multiple channels by flexible gate(s) control. Calibrated TCAD device simulations visualize device characteristics of 0.62-m-gate-length multi-channel transistors. E-mode operations demonstrate a positive small threshold voltage Vth below 2 V at Vds = 0.1 V for all multichannel devices, and a high on-state current Ion (Vgs = Vds = 4 V) up to 4 A/mm achieved by 4 channels induced within the device. International Symposium on Power Semiconductor Devices and ICs (ISPSD) This work may not be copied or reproduced in whole or in part for any commercial purpose. Permission to copy in whole or in part without payment of fee is granted for nonprofit educational and research purposes provided that all such whole or partial copies include the following: a notice that such copying is by permission of Mitsubishi Electric Research Laboratories, Inc.; an acknowledgment of the authors and individual contributions to the work; and all applicable portions of the copyright notice. Copying, reproduction, or republishing for any other purpose shall require a license with payment of fee to Mitsubishi Electric Research Laboratories, Inc. All rights reserved. Copyright c Mitsubishi Electric Research Laboratories, Inc., 2013 201 Broadway, Cambridge, Massachusetts 02139

MERLCoverPageSide2

Design of Enhancement Mode Single-gate and Doublegate Multi-channel GaN HEMT with Vertical Polarity Inversion Heterostructure Peijie Feng*, Koon Hoo Teo*, Toshiyuki Oishi**, Koji Yamanaka**, Rui Ma* * Mitsubishi Electric Research Laboratories, Cambridge, MA, USA Department of EECS, Syracuse University, Syracuse, NY, USA ** Information Technology R&D Center, Mitsubishi Electric Corporation, Kamakura, Japan Abstract We propose the design and simulation study of novel gallium nitride (GaN) devices, consisting of nitride stacks with different polarity, to provide multiple channels by flexible gate(s) control. Calibrated TCAD device simulations visualize device characteristics of 0.62-μm-gate-length multi-channel transistors. E-mode operations demonstrate a positive small threshold voltage V th below 2 V at V ds = 0.1 V for all multichannel devices, and a high on-state current I on (V gs = V ds = 4 V) up to 4 A/mm achieved by 4 channels induced within the device. I. INTRODUCTION GaN HEMTs, a promising candidate of power electronic devices, have demonstrated higher power density and efficiency than conventional silicon and gallium arsenide based solutions [1]. In the past, the research efforts in GaN semiconductor device had mainly focused on Ga-polar GaN HEMTs. Recently, N-polar GaN, which has a reverse polarization field, shows the advantage over Ga-polar material in making enhancement mode (E-mode) device with low access resistance [2]. To further improve device power capabilities of GaN HEMTs, the development of double channels in GaN devices has been explored. The Ga-polar and lately the N-polar double-channel GaN HEMTs have been demonstrated by HKUST [3] and MERL [4], respectively. However, the former requires strong gate control for the lower channel and it is not capable of E-mode operation; the latter, addressing the issues of Ga-polar counterpart, but may suffer from mobility degradation due to possible channels overlap within one GaN layer [5]. To achieve E-mode GaN transistors with both higher current-carrying capacity and enhanced gate control, in this paper, we propose the design and study of multiple-channel GaN devices through integration of Vertical Polarity Inversion Heterostructures (VPIH), deliberate GaN stack layering and possible double-gate structure. In this work, the adopted VPIH structures, demonstrated by Mishra s group, realize polarity inversion through AlOx interlayer [6] or Mg+N treatment [7]. II. DEVICE STRUCTURE AND DESIGN A. Double-gate Multiple-channel GaN HEMT with VPIH Aiming at the equal gate control of the channel, a doublegate structure is utilized to ensure the gate controllability for device operation. To minimize the gate interference, VPIH structure with insulator interlayer is employed [6]. The nitride stacks are separated by the 30-nm-thick AlOx layer and thereby two quasi-independent systems are available for band engineering of each GaN stacks. As shown in Fig. 1(a), by design of a Ga-polar AlN/GaN/AlN (3/20/3 nm) sandwich in the top stack, a corresponding vertical flip for the lower part with the same dimension, and a double-gate structure, two 2DEG channels can be developed in different polarity GaN layers under E- mode operation. (a) Fig. 1(a): Cross-sectional schematic of double-gate doublechannel GaN HEMT-type device, which integrates upper Gapolar and lower N-polar stacks through AlOx interlayer.

The channel generation is illustrated through simulated band diagrams as shown in Fig. 1(b). As V gs increases, the 2DEG quantum wells approach and dip into the corresponding electron quasi-fermi levels. Also as demonstrated in the device input characteristics (see Fig. 1(c)), two peaks of transconductance, indicates the development of two channels. It should be noted that the voltage difference between two peaks is less than 1 V. (c) (b) (d) Fig. 1(b): The double-gate double-channel GaN HEMTtype device is capable of E-mode operation as observed in band diagrams; the gate workfunction is 4.4 ev. Fig. 1(c) and Fig. 1(d) show the device input and output characteristics under the symmetrical gate control. V th and g max are obtained respectively as 1.67 V and 190 ms/mm under the drain bias of 0.1 V. The drive current I on (V gs = V ds = 4 V) is boosted to 2.96 A/mm. B. Double-gate Quadraple-Channel GaN HEMT with VPIH Suggested by MERL s single-gate dual-channel GaN MIS- HEMT [4], by optimizing the gate dielectric layer and the sandwich stack, additional inversion carrier channels can be induced with good channel confinement towards quadruple conduction paths development in our double-gate HEMT with VPIH. In the TCAD simulation, we set both the Ga-polar and N-polar AlN/GaN/AlN stacks to be 2/20/2 nm, and the gate dielectric to be 1 nm. Assuming no gate leakage, as indicated by the surface conduction band bending in simulated band diagrams (see Fig. 2(b)), four quantum wells can be formed as applied gate voltage increases, two of which are inversion layers (blue dotted lines). Fig. 2(c) and Fig. 2(d) show device input and output device characteristics under the symmetrical gate control. The gate workfunction is tuned to suppress kink effects, and therefore V th and g max are obtained respectively as 0.9 V and 190 ms/mm, under the drain bias of 0.1 V. It is noted that obtained I on is enhanced to 4.0 A/mm, but not twice of the double-channel device. This is due to the mobility degradation caused by channel overlap within GaN layers. It should be noted that these double-gate devices are also capable of depletion mode (D-mode) operation through manipulating the layering of GaN stacks, combined D- and E- mode operation, and multiple channel development with flexible gate control (will be discussed in another paper). Fig. 1(c)(d): Input (c) and output (d) characteristics of the double-channel device. Max. g m of 190 ms/mm and V th of 1.6 V are obtained at V ds = 0.1 V. Max. I on is up to 3 A/mm. (a) Fig. 2(a): Cross-sectional schematic of double-gate quadruple-channel GaN HEMT-type device with upper N- polar and lower Ga-polar stacks.

Fig. 2(b): The double-gate quadruple-channel GaN HEMT-type device can develop two quantum wells due to surface conduction band bending and another two due to heterojunction. (c) C. Single-gate Triple-Channel GaN HEMT with VPIH In addition to double-gate structure, we propose a singlegate multiple-channel GaN HEMT (Fig. 3(a)) to reduce complexity in device fabrication. For this VPIH, N-polar stack is grown on Ga-polar stack by careful Mg+N treatment [7]. In TCAD simulation, we insert tuned p-type fixed charge at the polarity inversion interface to take into account of this physical effect. AlN layers in the N-polar sandwich are made thin for enhanced gate control of lower channels. The dimensions are 2/20/2 nm for N-polar and 3/30/3 nm for Gapolar stacks. Meanwhile, an additional inversion channel (blue dotted line) can be introduced into the N-polar GaN layer to constitute triple conduction paths as indicated in Fig. 3(b) band diagrams, where the heterojunction 2DEG and the inversion carrier quantum wells approach quasi-fermi level in sequence. Device input and output characteristics shown in Fig. 3(c)(d) indicate g max of 110 ms/mm and V th of 0.23 V at V ds = 0.1 V. The on-state current I on reaches is 1.18 A/mm. This low drive current may be due to the p-type dopants at the polarity inversion interface offsetting the polarization charges and thereby reduced 2DEG density. (a) (d (b) Fig. 2(c)(d): Input (c) and output (d) characteristics of the quadruple-channel device. Max. g m of 190 ms/mm and V th of 0.9 V are obtained at V ds = 0.1 V. Max. I on is up to 4 A/mm. Fig. 3(a)(b): Cross-sectional schematic (a) of single-gate triple-channel GaN HEMT-type device integrating upper N- polar and lower Ga-polar stacks through Mg+N treatment. It is capable of E-mode operation and hybrid channels development as shown in (b) band diagrams under the gate.

(c) III. CONCLUSION We have demonstrated design methods of E-mode multiple-gate multiple-channel GaN HEMTs with VPIH structure. The mechanism for the creation of the multiple carrier channels has been identified. TCAD simulation results show that the drive current can reach 4A/mm. Also, the gate control of lower channels is strengthened in all three different device structures, where the voltage difference of g m peak is less than 1 V. In addition, the double-gate devices are capable of combined E- and D-mode operation with flexible channel controls. All these positive features and significant performance improvement suggest that our novel GaN HEMT with VPIH structure can be a promising device structure for RF/power technologies application. (d Fig. 3(c)(d): Input (c) and output (d) characteristics of the tripe-channel device. Max. g m of 110 ms/mm and V th of 0.23 V are obtained at V ds = 0.1 V. Max. I on is up to 1.2 A/mm. REFERENCES [1] U. K. Mishra, P. Parikh, and W. Yi-Feng, "AlGaN/GaN HEMTs-an overview of device operation and applications," Proceedings of the IEEE, vol. 90, pp. 1022-1031, 2002. [2] U. Singisetti, M. Hoi Wong, J. S. Speck, and U. K. Mishra, "Enhancement-Mode N-Polar GaN MOS-HFET With 5-nm GaN Channel, 510-mS/mm g m, and 0.66-Ω R on" Electron Device Letters, IEEE, vol. 33, pp. 26-28, 2012. [3] C. Rongming, Z. Yugang, L. Jie, W. Deliang, K. J. Chen, and L. Kei May, "AlGaN-GaN double-channel HEMTs," Electron Devices, IEEE Transactions on, vol. 52, pp. 438-446, 2005. [4] P. Feng, K. H. Teo, T. Oishi, M. Nakayama, C. Duan, and J. Zhang, "Design and simulation of enhancement-mode N-polar GaN singlechannel and dual-channel MIS-HEMTs," in Semiconductor Device Research Symposium (ISDRS), 2011 International, 2011, pp. 1-2. [5] P. Feng, "Modeling and Analysis of Non-classical Field Effect Transistors," Ph.D dissertation, Dept. of EECS, Syracuse Univ., Syracuse, NY, USA, 2012 [6] M. H. Wong, F. Wu, J. S. Speck, and U. K. Mishra, "Polarity inversion of N-face GaN using an aluminum oxide interlayer," Journal of Applied Physics, vol. 108, pp. 123710-6, 2010. [7] M. H. Wong, F. Wu, T. E. Mates, J. S. Speck, and U. K. Mishra, "Polarity inversion of N-face GaN by plasma-assisted molecular beam epitaxy," Journal of Applied Physics, vol. 104, pp. 093710-6, 2008.