THE INTERNATIONAL JOURNAL OF SCIENCE & TECHNOLEDGE

Similar documents
CHAPTER 4 ULTRA WIDE BAND LOW NOISE AMPLIFIER DESIGN

High Gain CMOS UWB LNA Employing Thermal Noise Cancellation

Design of a Low Power 5GHz CMOS Radio Frequency Low Noise Amplifier Rakshith Venkatesh

Simulation and Design Analysis of Integrated Receiver System for Millimeter Wave Applications

A Low Power Single Ended Inductorless Wideband CMOS LNA with G m Enhancement and Noise Cancellation

1-13GHz Wideband LNA utilizing a Transformer as a Compact Inter-stage Network in 65nm CMOS

A High Gain and Improved Linearity 5.7GHz CMOS LNA with Inductive Source Degeneration Topology

DESIGN ANALYSIS AND COMPARATIVE STUDY OF RF RECEIVER FRONT-ENDS IN 0.18-µM CMOS

Noise Analysis for low-voltage low-power CMOS RF low noise amplifier. Mai M. Goda, Mohammed K. Salama, Ahmed M. Soliman

A 3.5 GHz Low Noise, High Gain Narrow Band Differential Low Noise Amplifier Design for Wi-MAX Applications

Quadrature GPS Receiver Front-End in 0.13μm CMOS: The QLMV cell

CHAPTER 3 CMOS LOW NOISE AMPLIFIERS

HIGH-GAIN CMOS LOW NOISE AMPLIFIER FOR ULTRA WIDE-BAND WIRELESS RECEIVER

Design technique of broadband CMOS LNA for DC 11 GHz SDR

SP 22.3: A 12mW Wide Dynamic Range CMOS Front-End for a Portable GPS Receiver

CMOS LNA Design for Ultra Wide Band - Review

Co-design Approach of RMSA with CMOS LNA for Millimeter Wave Applications

A CMOS GHz UWB LNA Employing Modified Derivative Superposition Method

Design of a Low Noise Amplifier using 0.18µm CMOS technology

DESIGN OF 3 TO 5 GHz CMOS LOW NOISE AMPLIFIER FOR ULTRA-WIDEBAND (UWB) SYSTEM

Index Terms NSGA-II rule, LNA, noise figure, power gain.

CMOS Design of Wideband Inductor-Less LNA

DESIGN OF LOW POWER CMOS LOW NOISE AMPLIFIER USING CURRENT REUSE METHOD-A REVIEW

Designing a 960 MHz CMOS LNA and Mixer using ADS. EE 5390 RFIC Design Michelle Montoya Alfredo Perez. April 15, 2004

International Journal of Pure and Applied Mathematics

A COMPACT WIDEBAND MATCHING 0.18-µM CMOS UWB LOW-NOISE AMPLIFIER USING ACTIVE FEED- BACK TECHNIQUE

LINEARITY IMPROVEMENT OF CASCODE CMOS LNA USING A DIODE CONNECTED NMOS TRANSISTOR WITH A PARALLEL RC CIRCUIT

Implementation of Current Reuse Structure in LNAUsing 90nm VLSI Technology for ISM Radio Frequency System

Design of Single to Differential Amplifier using 180 nm CMOS Process

A low noise amplifier with improved linearity and high gain

Broadband CMOS LNA Design and Performance Evaluation

Microelectronics Journal

Design of a Wideband LNA for Human Body Communication

Performance Analysis of a Low Power Low Noise 4 13 GHz Ultra Wideband LNA

Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology scale

Low-Power RF Integrated Circuit Design Techniques for Short-Range Wireless Connectivity

A 3 5 GHz CMOS High Linearity Ultra Wideband Low Noise Amplifier in 0.18µ CMOS

Performance Analysis of Narrowband and Wideband LNA s for Bluetooth and IR-UWB

A Compact GHz Ultra-Wideband Low-Noise Amplifier in 0.13-m CMOS Po-Yu Chang and Shawn S. H. Hsu, Member, IEEE

Design and Implementation of a 1-5 GHz UWB Low Noise Amplifier in 0.18 um CMOS

Low-Noise Amplifiers

A 3-6 Ghz Current Reuse Noise Cancelling Low Noise Amplifier For WLAN And WPAN Application

WITH THE exploding growth of the wireless communication

Designing a fully integrated low noise Tunable-Q Active Inductor for RF applications

High Gain Low Noise Amplifier Design Using Active Feedback

Design of Wideband Low Noise Amplifier using Negative Feedback Topology for Motorola Application

CHAPTER 1 INTRODUCTION

A 900MHz / 1.8GHz CMOS Receiver for Dual Band Applications*

Linearization Method Using Variable Capacitance in Inter-Stage Matching Networks for CMOS Power Amplifier

Evaluating and Optimizing Tradeoffs in CMOS RFIC Upconversion Mixer Design. by Dr. Stephen Long University of California, Santa Barbara

Low Noise Amplifier Design Methodology Summary By Ambarish Roy, Skyworks Solutions, Inc.

Dual-band LNA Design for Wireless LAN Applications. 2.4 GHz LNA 5 GHz LNA Min Typ Max Min Typ Max

A 2.4-Ghz Differential Low-noise Amplifiers using 0.18um CMOS Technology

Chapter 6. Case Study: 2.4-GHz Direct Conversion Receiver. 6.1 Receiver Front-End Design

Cascode Current Mirror for a Variable Gain Stage in a 1.8 GHz Low Noise Amplifier (LNA)

Design of a 0.7~3.8GHz Wideband. Power Amplifier in 0.18-µm CMOS Process. Zhiyuan Li, Xiangning Fan

Circuit Seed Overview

A 2.4 GHZ CMOS LNA INPUT MATCHING DESIGN USING RESISTIVE FEEDBACK TOPOLOGY IN 0.13µm TECHNOLOGY

Highly linear common-gate mixer employing intrinsic second and third order distortion cancellation

A 7-GHz 1.8-dB NF CMOS Low-Noise Amplifier

2.Circuits Design 2.1 Proposed balun LNA topology

ULTRA-WIDEBAND (UWB) radio has become a popular

Radio-Frequency Circuits Integration Using CMOS SOI 0.25µm Technology

A 5 GHz CMOS Low Power Down-conversion Mixer for Wireless LAN Applications

Design of High Gain and Low Noise CMOS Gilbert Cell Mixer for Receiver Front End Design

LOW POWER CMOS LNA FOR MULTI-STANDARD WIRELESS APPLICATIONS Vaithianathan.V 1, Dr.Raja.J 2, Kalimuthu.Y 3

Volume 3, Number 1, 2017 Pages Jordan Journal of Electrical Engineering ISSN (Print): , ISSN (Online):

Design of A Wideband Active Differential Balun by HMIC

A Novel Design of 1.5 GHz Low-Noise RF Amplifiers in L-BAND for Orthogonal Frequency Division Multiplexing

Design and Simulation Study of Active Balun Circuits for WiMAX Applications

Department of Electrical Engineering and Computer Sciences, University of California

Simulation of GaAs phemt Ultra-Wideband Low Noise Amplifier using Cascaded, Balanced and Feedback Amplifier Techniques

A 2 GHz 20 dbm IIP3 Low-Power CMOS LNA with Modified DS Linearization Technique

An Ultra-Wideband Low Noise Amplifier and Spectrum Sensing Technique for Cognitive Radio

Design of Low Power Linear Multi-band CMOS Gm-C Filter

RF CMOS 0.5 µm Low Noise Amplifier and Mixer Design

Narrowband CMOS RF Low-Noise Amplifiers

Wide-Band Two-Stage GaAs LNA for Radio Astronomy

VLSI Design Considerations of UWB Microwave Receiver and Design of a 20.1 GHz Low Noise Amplifier for on-chip Transceiver

A 2.1 to 4.6 GHz Wideband Low Noise Amplifier Using ATF10136

Design of a CMOS Distributed Power Amplifier with Gradual Changed Gain Cells

ISSCC 2003 / SESSION 20 / WIRELESS LOCAL AREA NETWORKING / PAPER 20.2

ECEN 5014, Spring 2009 Special Topics: Active Microwave Circuits Zoya Popovic, University of Colorado, Boulder

Fully integrated CMOS transmitter design considerations

Design of CMOS LNA for Radio Receiver using the Cadence Simulation Tool

DESIGN OF 2.4 GHZ LOW POWER CMOS TRANSMITTER FRONT END

A 3 8 GHz Broadband Low Power Mixer

An 8mA, 3.8dB NF, 40dB Gain CMOS Front-End for GPS Applications

2005 IEEE. Reprinted with permission.

Noise Figure Degradation Analysis of Power/Ground Noise on 900MHz LNA for UHF RFID

Low Power RF Transceivers

Effect of Power Distribution Network Design on RF circuit performance for 900MHz RFID Reader

Design of a Broadband HEMT Mixer for UWB Applications

An Energy Efficient 1 Gb/s, 6-to-10 GHz CMOS IR-UWB Transmitter and Receiver With Embedded On-Chip Antenna

Design of 10-bit current steering DAC with binary and segmented architecture

Performance Evaluation of Different Types of CMOS Operational Transconductance Amplifier

Design and Analysis of High Gain Differential Amplifier Using Various Topologies

Advanced Operational Amplifiers

A Review of CMOS Low Noise Amplifier for UWB System

A 3 TO 5GHZ COMMON SOURCE LOW NOISE AMPLIFIER USING 180NM CMOS TECHNOLOGY FOR WIRELESS SYSTEMS

Transcription:

THE INTERNATIONAL JOURNAL OF SCIENCE & TECHNOLEDGE Topology Comparison and Design of Low Noise Amplifier for Enhanced Gain Arul Thilagavathi M. PG Student, Department of ECE, Dr. Sivanthi Aditanar College of Engineering, Tiruchendur, India Beno A. Associate Professor, Department of ECE, Dr. Sivanthi Aditanar College of Engineering, Tiruchendur, India Abstract: This paper presents the comparison of Low Noise Amplifier (LNA) and the design of Common gate as topology and Cascode inductive Source degeneration topology. The Low Noise Amplifier with Common gate as topology and Cascode inductive Source degeneration has been designed for the required noise figure and gain characteristics. The design of LNA is discussed and topologies chosen were simulated using Ansoft Nexxim designer. The design using the Common gate stage achieved a very low gain with a value of.86 db. The LNA with the cascode design of single ended form is then simulated which achieved a higher gain of 24.5 db. This basic study is used to understand the characteristics of LNA topology under similar conditions. Keywords: LNA, Common Gate, Cascode, Gain. 1. Introduction Low noise amplifier (LNA) is an important building block in RF communication system. Noise figure (NF) of LNA dominates the sensitivity of whole receiver system [1]. The primary goal of Low Noise Amplifier is to get large gain with low noise figure. Generally, the impedance mismatch provides signal distortion and loss in the circuit design. This type of impedance mismatch losses can be minimized by inserting proper matching networks to achieve 5Ω impedance at input termination of wideband LNA. The various types of impedance matching networks can be employed depending on the requirement by using either a resistive termination in parallel at the input of the amplifier or a negative feedback. But this resistive network has an effect on amplifier s noise figure which can be replaced with inductive source degeneration to meet impedance matching without the resistive thermal noise [2]. For short range point-to-point links with data rates of several Gbits/s a millimeter wave LNA circuit is used for band from 57 to 66 GHz. CMOS technology has enabled high-performance and energy-efficient digital circuits with smaller chip area. The high data-rate with low cost fully integrated analog RF-front-end, baseband and self-calibration circuitry on single die [3]. By varying the biasing current of the gain stage, the gain can be controlled without affecting the figures of merit of the circuit for the UWB LNA with different link budgets. The gain is sufficient over the entire bandwidth of 75-MHz with input impedance matching of 5Ω and noise figure is low to enhance the sensitivity of the receiver with low power LNA [4]. Due to the use multiple stages, they occupy more space and consume high power with good performance in matching and power gain [5]. For short range point-to-point links with data rates of several Gbits/s a millimetre wave LNA circuit is used for band from 57 to 66 GHz. CMOS technology has enabled high-performance and energy-efficient digital circuits with smaller chip area. The author proposed a current-mirror biasing with negative feedback based on the process, voltage, and temperature (PVT) insensitive current source (sink) which has strong immunity to these variations will result in low power, better bandwidth with minimal noise [6]. 1.1. Low Noise Amplifier (LNA) The communication system is growing faster and the transceiver section requires needful systems to receive the weakest signal from the medium without loss. To achieve this requirement amplifier can be used, which helps to improve the signal strength. However, a simple transceiver system consists of amplifier as major block. In the receiver section the front end design comprises of Low Noise Amplifier next to antenna in order to amplify the desired signal with low noise and is considered as a key element. In the designing of low noise amplifiers, the important goals are minimizing the noise figure of the amplifier, producing higher gain, low power consumption and producing stable 5Ω input impedance. To achieve all these goals different LNA architectures are available. Input matching architectures in LNAs can be classified into four types. They are Common-Source stage with resistive termination, Common-Gate LNA, Common-Source with shunt feedback, Common-Source with inductive source degeneration, Common-Source with Cascode inductive source degeneration. Each of these architectures can be implemented in single-ended or differential form. 13 Vol 3 Issue12 December, 215

1.1.1. CS Stage with Resistive Termination LNA This technique uses resistive termination in the input port to provide 5 Ω input impedance. A 5 Ω resistor is placed in parallel with the input, to realize input matching for the LNA. The Figure 1 shows the Resistive termination of CS topology. Figure 1:CS Stages with Resistive Termination Topology The NF of this structure is very high. The NF degradation is due to two reasons. The added resistor R 1 contributes as much noise as the source resistor R s does. The poor NF makes this architecture unattractive for applications where a low noise as well as a good input matching is desired. 1.1.2. Common-Gate LNA The CGLNA is well known for wideband applications and its topology is shown in Figure 2. The input impedance and voltage gain of a CGLNA are Z = (1) A=g R (2) To realize the input matching, its g m value is fixed at. As a result, only the load impedance R L remains as a design variable. Moreover, due to the input matching constraint, the transconductance of the input transistor cannot be arbitrarily high. Figure 2: Common-Gate Stage Topology The noise factor is given by, F=1+ (3) When the input is matched, noise factor simply becomes F=1+. This noise factor is quite reasonable and acceptable. However, it is important to note that other noise sources such as gate induced noise and substrate noise can degrade the performance substantially. 1.1.3. CS Stage with Shunt-Series Feedback LNA Compared to the conventional CGLNA, it normally can achieve lower NF. However, it still has several disadvantages. Different topologies of negative feedback amplifier exist in the literature. The amplifiers which use shunt-series feedback architecture is shown in Figure 3, that dissipate higher powers compare to other architectures. 14 Vol 3 Issue12 December, 215

Figure 3: Topology of Shunt-Series Feedback The channel thermal noise can be reduced by using noise cancellation technique for wideband LNA for this structure. Therefore, it has the same disadvantages. The LNA consumes 35 mw from 2.5 V supply voltage which is quite high for our targeted application. 1.1.4. CS Stage with Source Inductive Degeneration LNA The input impedance has a resistive term, which is directly proportional to the inductance value. Even when different value of resistance is chosen, it does not generate thermal noise like an ordinary resistor, because a pure reactance is noiseless. The inductively degenerated LNA (L-degLNA for short) satisfies the input matching requirement without introducing the additional noise attributed to a real resistor. Figure 4: Source Inductive Degeneration Topology In addition, compared to other architectures, L-degLNAs consume less power and therefore are especially suitable for low-power applications. The design of L-degLNA involves many trade-offs among gain, NF, power consumption, matching, and linearity. Several design techniques have been proposed to satisfy these requirements for different applications. The noise factor of the L- CSLNA without cascode stage is derived as F=1+ + (4) This topology is widely used in the design of CMOS narrow-band LNAs. However, in system-on-chip (SoC) design, inductor normally has low quality factor, i.e., has large parasitic resistance which significantly affects the input matching and the NF of the LNA. 1.1.5. CS Stage with Cascode Source Inductive Degeneration LNA For CS topology, in order to have high reverse isolation and stability, a cascode structure is preferred and is shown in Figure 5. The quality factor is defined as the ratio of the voltage across the gate-source terminal and the voltage at the input of the input matching network. 15 Vol 3 Issue12 December, 215

Figure 5: Cascode of source Inductive Degeneration LNA In narrow-band systems, low noise figure is achieved by employing an inductive source degeneration to present a 5Ω input resistance without the resistive thermal noise. To satisfy the input power matching condition, another inductor is placed a gate of the MOSFET to resonate at the desired frequency, which is typically at the carrier frequency. The noise Figure is given by F=1+ (5) The cascode stage has a relatively small impact on the overall noise figure if the input stage is not optimal. While it is known that increasing the width of the cascode device monotonically improves shielding from the output, its impact on the noise performance is not well understood. The width can increase until the bias of the cascode stage approaches the threshold voltage, or it can decrease until the input device reaches the linear region. The width of the cascode stage device is swept with the minimum channel length. The inductors L S and L G are readjusted to keep the input impedance to 5Ω. As the width of the cascode stage increases, the generated noise power from the cascode stage also increases. TYPE ADVANTAGES DISADVANTAGES Resistive termination common source Resistive termination Common gate Current Reuse Technology Broad band amplifier. Good input match. The input impendence is equal to 1/gm. To get 5 Ω. Excellent input match. Isolation of input and output is good. Higher gain. Lower noise figure. Adding the noise from the resistor so Large NF. Huge NF and Power. The impedance varies with the bias current. The inductor is off chip at low frequency. Using Neutralization Technique Good reverse isolation Increased area. stability concerns Inductive degeneration common source Good narrowband Match. Small NF. The source and gate inductors make the input impendence 5 Ω. Not adding noise from the input Table 1: Comparisons of Low Noise Amplifier Topologies. Increased area. The inductor is off chip at low frequency and low isolation. 16 Vol 3 Issue12 December, 215

2. Common Gate Topology Design of LNA The various types of Low Noise Amplifier have been proposed. In this SoC work the need of wide band is met with the topology of Common Gate and Cascode of Source Inductive Degeneration which is implemented using Ansoft Nexxim. R2 R3 5 22 V16 DC=3 Model d1 C8 1u 1k C9 1u Port2 R6 M15 d1 R5 1 k C7 1u PNUM=1 RZ=5ohm IZ=ohm R4 1 Figure 6: LNA-Common Gate Topology Ansoft LLC 1.8.95 XY Plot 7 Curve Info Nexxim1 abs(gmax) LinearFrequency2.82 abs(gmax).7.57.45.33.2. 2.5 5. 7.5 1. 12.5 15. 17.5 2. F [GHz] Figure 7: Gain Characteristics 2 Cascode Inductive Source Degeneration Topology Design of LNA The achieved gain of common Gate Topology lies in the range of.86 db which is very low as shown in Figure 7, hence the topology of Cascode Source Inductive Degeneration has been implemented using Ansoft designer. V11 Model s 3.6 9 n Q = 3 DC=1.8 R5 2 k C7 Port2 Model w 2pF M16 w M15 s R4 2 k C6 2pF 11.25n Q=3 M14 s PNUM=1 RZ=5ohm IZ=ohm 1 e - 8 Q = 3 Figure 8: Cascode Inductive Source Degeneration Topology 17 Vol 3 Issue12 December, 215

Ansoft LLC 3. gain Nexxim1 Y1 2. 1.. Curve Info db(gmax) LinearFrequency db(s(port2,port1)) LinearFrequency -1. -2. -3..5 1. 1.5 2. 2.5 3. F [GHz] Figure 9: Characteristics of Frequency against Gain By using Cascode Inductive Source Degeneration topology, the design has achieved a maximum gain of 24.5 db which has been done in single-ended form as shown in Figure 9. 3. Conclusion This paper has studied the various LNA topologies with their characteristics. The Low Noise Amplifier with Common gate as topology and Cascode inductive have been chosen and implemented using Ansoft Nexxim designer. Source degeneration has been designed for the required noise figure and gain characteristics. The simulation results show that while using the Common gate stage the resulted gain was very low achieving a value of only.86 db for the specifications considered. The LNA is then designed with the cascode design of single ended form which achieved gain of 24.5 db. This is a reasonably better gain when comparing with the common gate stage. Thus this simple analysis helps to understand the topologies of LNA and its gain characteristics. 4. References i. Razabi.B (1998). RF microelectronics: Prentice Hall. ii. Jongrit Lerdworataweeand Won Namgoong (25, November). Wide-Band CMOS Cascode Low-Noise Amplifier Design Based on Source Degeneration Topology. IEEE Transactions on Circuits and Systems I: Regular Papers, 52(11), 2327-2334. iii. David Fritsche, Gregor Tretter, Corrado Cartaand Frank Ellinger (215, June).Millimeter-Wave Low-Noise Amplifier Design in 28-nm Low-Power Digital CMOS. IEEE Transactions On Microwave Theory and Techniques, 63(6), 191-1922. iv. Yang Lu, Kiat Seng Yeo, Alper Cabuk, Jianguo Ma, Manh Anh Do, and Zhenghao Lu (26, August). A Novel CMOS Low-Noise Amplifier Design for 3.1- to 1.6-GHz Ultra-Wide-Band Wireless Receiver. IEEE Transactions On Circuits and Systems I: Regular Papers, 53(8), 1683-1692. v. Hyung-Jin Lee and Dong Sam Ha Sang S. Choi (25, May 23-26). A Systematic Approach to CMOS Low Noise Amplifier Design for Ultrawideband Applications. Circuits and Systems, 25. ISCAS 25. IEEE International Symposium,3962-3965. vi. Jusung Kim and Jose Silva-Martinez (212, September).Wideband Inductorless Balun-LNA Employing Feedback for Low- Power Low-Voltage Applications. IEEE Transactions on Microwave Theory and Techniques, 6(9), 2833-2842. 18 Vol 3 Issue12 December, 215