DEPARTMENT OF ELECTRICAL AND COMPUTER ENGINEERING, THE UNIVERSITY OF NEW MEXICO ECE-238L:

Similar documents
ELECTRICAL AND COMPUTER ENGINEERING DEPARTMENT, OAKLAND UNIVERSITY ECE-378:

ELECTRICAL AND COMPUTER ENGINEERING DEPARTMENT, OAKLAND UNIVERSITY ECE-2700:

ELECTRICAL AND COMPUTER ENGINEERING DEPARTMENT, OAKLAND UNIVERSITY ECE-2700:

ELECTRICAL AND COMPUTER ENGINEERING DEPARTMENT, OAKLAND UNIVERSITY ECE-2700:

Digital Design. Sequential Logic Design -- Controllers. Copyright 2007 Frank Vahid

MOS Transistors. Silicon Lattice

Sequential Logic (2) Synchronous vs Asynchronous Sequential Circuit. Clock Signal. Synchronous Sequential Circuits. FSM Overview 9/10/12

CS 135: Computer Architecture I. Boolean Algebra. Basic Logic Gates

DIGITAL LOGIC WITH VHDL (Fall 2013) Unit 5

Space Vector Pulse Width Modulation Schemes for Two-Level Voltage Source Inverter P.Tripura 1, Y.S.Kishore Babu 2, Y.R.Tagore 2 1

ECE 274 Digital Logic Fall Digital Design. RTL Design RTL Design Method: Preview Example. RTL Design RTL Design Method

EE Controls Lab #2: Implementing State-Transition Logic on a PLC

CHAPTER 3 AMPLIFIER DESIGN TECHNIQUES

& Y Connected resistors, Light emitting diode.

REVIEW, pages

CS2204 DIGITAL LOGIC & STATE MACHINE DESIGN SPRING 2005

Translate and Classify Conic Sections

(1) Non-linear system

CS/EE Homework 9 Solutions

CHAPTER 2 LITERATURE STUDY

Adder Comparator 7 segment display Decoder for 7 segment display D flip flop Analysis of sequential circuits. Sequence detector

ISSCC 2006 / SESSION 21 / ADVANCED CLOCKING, LOGIC AND SIGNALING TECHNIQUES / 21.5

Kirchhoff s Rules. Kirchhoff s Laws. Kirchhoff s Rules. Kirchhoff s Laws. Practice. Understanding SPH4UW. Kirchhoff s Voltage Rule (KVR):

Three-Phase Synchronous Machines The synchronous machine can be used to operate as: 1. Synchronous motors 2. Synchronous generators (Alternator)

1 tray of toffee 1 bar of toffee. 10 In the decimal number, 0 7, the 7 refers to 7 tenths or

Module 9. DC Machines. Version 2 EE IIT, Kharagpur

Student Book SERIES. Patterns and Algebra. Name

Adiabatic Technique for Energy Efficient Logic Circuits Design

Ultima 11. Manufactured for: Pain Management Technologies. Instruction Guide

Algebra Practice. Dr. Barbara Sandall, Ed.D., and Travis Olson, M.S.

ABB STOTZ-KONTAKT. ABB i-bus EIB Current Module SM/S Intelligent Installation Systems. User Manual SM/S In = 16 A AC Un = 230 V AC

Regular languages can be expressed as regular expressions.

Unit 1: Chapter 4 Roots & Powers

(CATALYST GROUP) B"sic Electric"l Engineering

Student Book SERIES. Fractions. Name

Proposed Cable Tables for SAS2

Electronic Circuits I - Tutorial 03 Diode Applications I

Patterns and Algebra

The Discussion of this exercise covers the following points:

Aquauno Select MINUTES. (duration) FREQUENCY LED. OFF 8h AQUAUNO SELECT 5 MIN FREQUENCY. the timer is being programmed;

NOTE THAT THE HANDLE IS BELOW THE LOCK BASE

MC74HC4538A. Dual Precision Monostable Multivibrator (Retriggerable, Resettable)

Area-Time Efficient Digit-Serial-Serial Two s Complement Multiplier

Multiplier and Accumulator Using Csla

c The scaffold pole EL is 8 m long. How far does it extend beyond the line JK?

Re: PCT Minimum Documentation: Updating of the Inventory of Patent Documents According to PCT Rule 34.1

Misty. Sudnow Dot Songs

He Is The God Of Abram (BLIND SIGHT - Scene 1 - Ben, Deborah and Chorus)

Rectangular type APS-10 to 15 Series

Experiment 8 Series DC Motor (II)

MATH 118 PROBLEM SET 6

Fuzzy Logic Controller for Three Phase PWM AC-DC Converter

Design and implementation of a high-speed bit-serial SFQ adder based on the binary decision diagram

TYPE. ORDER CODE INDUSTRIAL RANGE V CC = 5V ±10%, T amb = 40 C to +85 C

University of North Carolina-Charlotte Department of Electrical and Computer Engineering ECGR 4143/5195 Electrical Machinery Fall 2009

Written exam IE1204/5 Digital Design Friday 13/

High Radix Addition Via Conditional Charge Transport in Single Electron Tunneling Technology

On the Description of Communications Between Software Components with UML

Dataflow Language Model. DataFlow Models. Applications of Dataflow. Dataflow Languages. Kahn process networks. A Kahn Process (1)

ECE 274 Digital Logic Spring Digital Design. Combinational Logic Design Process and Common Combinational Components Digital Design

Active Power Filtering by a Flying-Capacitor Multilevel Inverter with Capacitor Voltage Balance

Discontinued AN6262N, AN6263N. (planed maintenance type, maintenance type, planed discontinued typed, discontinued type)

How is the cube root of a number different from the square root of a number? When you multiply a number by itself twice, you cube the number.

Probability and Statistics P(A) Mathletics Instant Workbooks. Copyright

PRACTICE NO. PT-TE-1414 RELIABILITY PAGE 1 OF 6 PRACTICES ELECTROSTATIC DISCHARGE (ESD) TEST PRACTICES

74F257A Quad 2-line to 1-line selector/multiplexer, non-inverting (3-State)

Direct Current Circuits. Chapter Outline Electromotive Force 28.2 Resistors in Series and in Parallel 28.3 Kirchhoff s Rules 28.

PRODUCT DRAWING MESSRS : CUSTOMER'S PRODUCT NAME : DC/AC INVERTER UNIT CXA-0345 TDK PRODUCT NAME : DATE :

Experiment 3: Non-Ideal Operational Amplifiers

Experiment 3: Non-Ideal Operational Amplifiers

LATEST CALIBRATION OF GLONASS P-CODE TIME RECEIVERS

Types of Control. Programmed Non-programmed. Program Counter Hardwired

Chapter 2 Literature Review

Ch App. A A-1 A-4 Ch Ch 6.1,.3,.4,.8,.10,.11 Quiz , Lab 1: HW1 Ch : Lab 1 Notebook

Open Access A Novel Parallel Current-sharing Control Method of Switch Power Supply

Introduction. 1.1 A Brief History

The Math Learning Center PO Box 12929, Salem, Oregon Math Learning Center

SAMPLE. End of term: TEST A. Year 4. Name Class Date. Complete the missing numbers in the sequences below.

Compared to generators DC MOTORS. Back e.m.f. Back e.m.f. Example. Example. The construction of a d.c. motor is the same as a d.c. generator.

Experiment 3: The research of Thevenin theorem

Control Method for DC-DC Boost Converter Based on Inductor Current

Congruences for Stirling Numbers of the Second Kind Modulo 5

PT8A261/262 PIR Sensor Light Switch Controller. General Description. Features. Applications. Ordering Information. Block Diagram

Alternating-Current Circuits

DIGITAL CIRCUITS AND SYSTEMS ASSIGNMENTS 1 SOLUTIONS

Geometric quantities for polar curves

Engineer-to-Engineer Note

Performance Monitoring Fundamentals: Demystifying Performance Assessment Techniques

Digital Electronics. Functions of Combinational Logic

Solutions to exercise 1 in ETS052 Computer Communication

NP10 DIGITAL MULTIMETER Functions and features of the multimeter:

Comparison of soundscape on the ground floor of tube-houses in Hanoi and open urban space in Bordeaux

Vector Calculus. 1 Line Integrals

MONITORING THE VARIATION OF SPEED FOR SINGLE PHASE INDUCTION MOTOR USING ANTI PARALLEL BACK TO BACK CONNECTED SILICON CONTROLLED RECTIFIER

Synchronous Machine Parameter Measurement

THE STUDY OF INFLUENCE CORE MATERIALS ON TECHNOLOGICAL PROPERTIES OF UNIVERSAL BENTONITE MOULDING MATERIALS. Matej BEZNÁK, Vladimír HANZEN, Ján VRABEC

MULTILEVEL INVERTER TOPOLOGIES USING FLIPFLOPS

First Round Solutions Grades 4, 5, and 6

High Speed Binary Counters Based on Wallace Tree Multiplier in VHDL

Homework #1 due Monday at 6pm. White drop box in Student Lounge on the second floor of Cory. Tuesday labs cancelled next week

Transcription:

PATMNT OF LCTICAL AN COMPUT NGINING, TH UNIVITY OF NW MXICO C-238L: Computer Logic eign Fll 23 AYNCHONOU UNTIAL CICUIT: Note - Chpter 5 Ltch: t+ t t+ t retricted Ltch Ltch with enle: ' t+ t t+ t t t ' Ltch with enle: Thi i eentilly n Ltch, where ' t+ t ' Intructor: niel Llmocc

PATMNT OF LCTICAL AN COMPUT NGINING, TH UNIVITY OF NW MXICO C-238L: Computer Logic eign Fll 23 YNCHONOU UNTIAL CICUIT: Flip Flop Flip flop re mde out of: o A Ltch with n enle input. o An dge detector circuit. The figure depict n Ltch, where the enle i connected to the output of n dge etector Circuit. The input to the dge etector i ignl clled ''. A ignl i n qure wve with fied frequency. T Period Frequency = /T ' Flip Flop dge etector or ' The edge detector circuit generte hort-durtion pule during riing (or flling) edge. Thee pule ct enle of the Ltch. The ehvior of the flip flop cn e decried tht of Ltch tht i only enled during riing (or flling edge). Flip flop clifiction: o Poitive-edge triggered flip flop: The edge detector circuit generte pule during riing edge. o Negtive-edge triggered flip flop: The edge detector circuit generte pule during flling edge. Poitive edge-triggered Negtive edge-triggered Flip Flop t+ t+ t t Intructor: niel Llmocc

PATMNT OF LCTICAL AN COMPUT NGINING, TH UNIVITY OF NW MXICO C-238L: Computer Logic eign Fll 23 Flip Flop t+ Flip Flop dge etector T Flip Flop T T T t+ t t Flip Flop t+ t t ynchronou/aynchronou Input o fr, the flip flop cn only chnge their output on the riing (or flling edge). The output re uully chnged due to chnge in the input. Thee input re known ynchronou input, the input' tte i only checked on the riing (or flling) edge. However, in mny intnce, it i ueful to hve input tht force the prn output to vlue immeditely, diregrding the riing (or flling edge). Thee input re known ynchronou input. In the emple, we ee Flip Flop with two ynchronou input: o prn: Preet (ctive low). When prn='', the output q ecome. o : Cler (ctive low). When ='', the output q ecome. If 'prn' nd '' re oth, uully i given priority. A Flip flop could hve more thn one ynchronou input, or none. Intructor: niel Llmocc

PATMNT OF LCTICAL AN COMPUT NGINING, TH UNIVITY OF NW MXICO C-238L: Computer Logic eign Fll 23 PACTIC XCI. Complete the timing digrm of the circuit hown elow: 2. Complete the VHL decription of the circuit hown elow: lirry ieee; ue ieee.td_logic_64.ll; entity circ i port (,,,, : in td_logic; q: out td_logic); --??? end ; 3. Complete the timing digrm of the circuit hown elow. If the frequency of the ignl i 25 MHz, wht i the frequency (in MHz) of the ignl? '' T 4. Complete the timing digrm of the circuit whoe VHL decription i hown elow: lirry ieee; ue ieee.td_logic_64.ll; entity circ i port (,, : in td_logic; q: out td_logic); ignl qt: td_logic; proce (,, ) if = then q <= ; elif ( event nd = ) then if = then qt <= not (qt); end if; end if; end proce; end ; Intructor: niel Llmocc

PATMNT OF LCTICAL AN COMPUT NGINING, TH UNIVITY OF NW MXICO C-238L: Computer Logic eign Fll 23 5. Complete the timing digrm of the circuit hown elow: Full Adder y FA cin cout 6. Complete the VHL decription of the ynchronou equentil circuit whoe truth tle i hown elow: lirry ieee; ue ieee.td_logic_64.ll; entity circ i port ( A, B, C: in td_logic;, : in td_logic; q: out td_logic); --??? end ; X A B t+ C t t X X 7. Complete the timing digrm of the circuit hown elow: y y 8. Complete the timing digrm of the circuit hown elow: Ltch L L Intructor: niel Llmocc