Study the Analysis of Low power and High speed CMOS Logic Circuits in 90nm Technology

Similar documents
Investigation on Performance of high speed CMOS Full adder Circuits

An Efficient Design of CMOS based Differential LC and VCO for ISM and WI-FI Band of Applications

VLSI Designed Low Power Based DPDT Switch

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

A Case Study of Nanoscale FPGA Programmable Switches with Low Power

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore

An Optimal Design of Ring Oscillator and Differential LC using 45 nm CMOS Technology

EMT 251 Introduction to IC Design

Domino CMOS Implementation of Power Optimized and High Performance CLA adder

ITRS MOSFET Scaling Trends, Challenges, and Key Technology Innovations

Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low power Techniques

International Journal of Advanced Research in Computer Science and Software Engineering

[Vivekanand*, 4.(12): December, 2015] ISSN: (I2OR), Publication Impact Factor: 3.785

EEC 118 Lecture #12: Dynamic Logic

12-nm Novel Topologies of LPHP: Low-Power High- Performance 2 4 and 4 16 Mixed-Logic Line Decoders

PHYSICAL STRUCTURE OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

Introduction. Digital Integrated Circuits A Design Perspective. Jan M. Rabaey Anantha Chandrakasan Borivoje Nikolic. July 30, 2002

Design of Low power and Area Efficient 8-bit ALU using GDI Full Adder and Multiplexer

A Novel Technique to Reduce Write Delay of SRAM Architectures

A Novel Latch design for Low Power Applications

Low Power High Performance 10T Full Adder for Low Voltage CMOS Technology Using Dual Threshold Voltage

Kenneth R. Laker, University of Pennsylvania, updated 20Jan15

LOW POWER VLSI TECHNIQUES FOR PORTABLE DEVICES Sandeep Singh 1, Neeraj Gupta 2, Rashmi Gupta 2

DIGITAL INTEGRATED CIRCUITS A DESIGN PERSPECTIVE 2 N D E D I T I O N

Effect of W/L Ratio on SRAM Cell SNM for High-Speed Application

Analysis of Different Topologies of Inverter in 0.18µm CMOS Technology and its Comparision

Design & Analysis of Low Power Full Adder

2009 Spring CS211 Digital Systems & Lab 1 CHAPTER 3: TECHNOLOGY (PART 2)

Low Power VLSI Circuit Synthesis: Introduction and Course Outline

A design of 16-bit adiabatic Microprocessor core

Homework 10 posted just for practice. Office hours next week, schedule TBD. HKN review today. Your feedback is important!

Integrated Circuit Technology (Course Code: EE662) Lecture 1: Introduction

+1 (479)

A NOVEL 4-Bit ARITHMETIC LOGIC UNIT DESIGN FOR POWER AND AREA OPTIMIZATION

Design Analysis of 1-bit Comparator using 45nm Technology

Design cycle for MEMS

2-Bit Magnitude Comparator Design Using Different Logic Styles

ESD-Transient Detection Circuit with Equivalent Capacitance-Coupling Detection Mechanism and High Efficiency of Layout Area in a 65nm CMOS Technology

Trends and Challenges in VLSI Technology Scaling Towards 100nm

Low Power Design of Schmitt Trigger Based SRAM Cell Using NBTI Technique

Engr354: Digital Logic Circuits

Low Power 8-Bit ALU Design Using Full Adder and Multiplexer

Implementation of Full Adder using Cmos Logic

A Low Power and Area Efficient Full Adder Design Using GDI Multiplexer

Introducing 10-nm FinFET technology in Microwind

Design of Robust and power Efficient 8-Bit Ripple Carry Adder using Different Logic Styles

Comparative Study of Different Low Power Design Techniques for Reduction of Leakage Power in CMOS VLSI Circuits

Design and Analysis of Sram Cell for Reducing Leakage in Submicron Technologies Using Cadence Tool

Technology, Jabalpur, India 1 2

[Singh*, 5(3): March, 2016] ISSN: (I2OR), Publication Impact Factor: 3.785

Design of Low-Power High-Performance 2-4 and 4-16 Mixed-Logic Line Decoders

LOW POWER NOVEL HYBRID ADDERS FOR DATAPATH CIRCUITS IN DSP PROCESSOR

Microelectronics, BSc course

Noise Tolerance Dynamic CMOS Logic Design with Current Mirror Circuit

Performance Analysis of High Speed Low Power Carry Look-Ahead Adder Using Different Logic Styles

Implementation of Low Power High Speed Full Adder Using GDI Mux

Sub-threshold Leakage Current Reduction Using Variable Gate Oxide Thickness (VGOT) MOSFET

Pass Transistor and CMOS Logic Configuration based De- Multiplexers

1. Introduction. Volume 6 Issue 6, June Licensed Under Creative Commons Attribution CC BY. Sumit Kumar Srivastava 1, Amit Kumar 2

CHAPTER 3 PERFORMANCE OF A TWO INPUT NAND GATE USING SUBTHRESHOLD LEAKAGE CONTROL TECHNIQUES

POWER EFFICIENT DESIGN OF COUNTER ON.12 MICRON TECHNOLOGY

3. COMPARING STRUCTURE OF SINGLE GATE AND DOUBLE GATE MOSFET WITH DESIGN AND CURVE

Energy Efficiency of Power-Gating in Low-Power Clocked Storage Elements

Near-threshold Computing of Single-rail MOS Current Mode Logic Circuits

Chapter 1 Introduction

Fin-Shaped Field Effect Transistor (FinFET) Min Ku Kim 03/07/2018

VLSI: An Introduction

A NEW APPROACH TO DESIGN LOW POWER CMOS FLASH A/D CONVERTER

A Low-Power 12 Transistor Full Adder Design using 3 Transistor XOR Gates

Sticks Diagram & Layout. Part II

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India

A HIGH SPEED & LOW POWER 16T 1-BIT FULL ADDER CIRCUIT DESIGN BY USING MTCMOS TECHNIQUE IN 45nm TECHNOLOGY

Index terms: Analog to digital converter, Flash ADC, Pseudo NMOS logic, Pseudo Dynamic CMOS logic multi threshold voltage CMOS inverters.

INTRODUCTION TO MOS TECHNOLOGY

Low-Power Digital CMOS Design: A Survey

Ultra Low Power VLSI Design: A Review

ELEC Digital Logic Circuits Fall 2015 Delay and Power

Minimization of 34T Full Subtractor Parameters Using MTCMOS Technique

Introduction to VLSI ASIC Design and Technology

IMPLEMANTATION OF D FLIP FLOP BASED ON DIFFERENT XOR /XNOR GATE DESIGNS

Introduction to Electronic Devices

A High Speed Encoder for a 5GS/s 5 Bit Flash ADC

UNIT III VLSI CIRCUIT DESIGN PROCESSES. In this chapter we will be studying how to get the schematic into stick diagrams or layouts.

Design of 32-bit ALU using Low Power Energy Efficient Full Adder Circuits

II. Previous Work. III. New 8T Adder Design

A new 6-T multiplexer based full-adder for low power and leakage current optimization

Design of an Energy Efficient, Low Power Dissipation Full Subtractor Using GDI Technique

DesignCon Design of a Low-Power Differential Repeater Using Low Voltage and Charge Recycling. Brock J. LaMeres, University of Colorado

Design Of A Comparator For Pipelined A/D Converter

Introducing 7-nm FinFET technology in Microwind

ECE 334: Electronic Circuits Lecture 10: Digital CMOS Circuits

Low Power Design for Systems on a Chip. Tutorial Outline

A Novel Approach for High Speed and Low Power 4-Bit Multiplier

Low Power Adiabatic Logic Design

EC 1354-Principles of VLSI Design

ECE 471/571 The CMOS Inverter Lecture-6. Gurjeet Singh

Performance of Low Power SRAM Cells On SNM and Power Dissipation

Design of High Performance Arithmetic and Logic Circuits in DSM Technology

DG-FINFET LOGIC DESIGN USING 32NM TECHNOLOGY

The Design and Realization of Basic nmos Digital Devices

Transcription:

43 Study the Analysis of Low power and High speed CMOS Logic Circuits in 90nm Technology Fazal Noorbasha 1, Ashish Verma 1 and A.M. Mahajan 2 1. Laboratory of VLSI and Embedded Systems, Deptt. Of Physics and Electronics, Dr. Hari Singh Gour University, Sagar, M.P.-INDIA 2. Deptt. Of Electronics, North Maharashtra University, Jalgaon-M.S.-INDIA E-Mail: skfazalahmed@rediffmail.com Abstract This paper describes the parameter and characteristic analysis of Low power and High speed CMOS Logic Circuits in 90nm Technology. The proposed CMOS logic circuits consists only logic gates. CMOS circuit is fabricated in 0.12µm and 90nm CMOS technology. The supply voltage is 1.20V. The temperature was 27ºC. We observed Inverter (NOT gate) properties - MOS, Capacitance, Resistance, Inductance and Clock. These layouts can store in the form of semi-custom library to make fullcustom SoC designs. Key words: Low power, High speed, CMOS, Inverter and 90nm technology. 1. Introduction The Semiconductor wafer is typically a slice of monocrystaline silicon about 0.2mm thick and perhaps 8 to 15cm in diameter. The wafer is divided checkerboard fashion in to 1000 or so rectangular areas. Each area will become a single chip. Each chip consist a digital circuits, for example, an inverter or an AND gate. An individual digital circuit may have only a few components, but some circuits have a few hundred components. The need for low power design is a major issue in high performance digital systems, such as microprocessors, digital signal processors (DSPs) and other applications. The common traits of high performance ships are the high integration density and the high clock frequency. Several high performance microprocessor chips designed in the early 1990s operated at clock frequencies in the range of 100 to 300GHz, and their typical power consumption was between 20 and 50W. Modern microprocessors are running at clock frequencies above 1GHz with 100W power dissipation. [1] In this paper we proposed, how SoC layout process for static combinational logic circuits in 90nm technology, for this purpose we developed a simple logic and combinational circuit like Inverter (NOT) layout by using CMOS logic circuits. And we studied its low power and high speed parametric analysis. 2. The 90nm Family and Benefits The 90nm logic family includes general purpose (G), low power (LP), and high performance (GT) process options in 90nm and general purpose (GC) for digital http://e-jst.teiath.gr 43

44 consumer applications in an 80nm process. The 80GC is a 90 percent linear shrink process from 90G. Each process supports multiple Vt options, including low, standard, and high, for improving power, speed, or leakage tradeoffs. Operating voltage is 1.0 1.2V; the I/O voltages range from 1.8 to 3.3 volts. [2] The 90nm process provides numerous advantages over other technologies. It doubles gate density and boosts speed by 35 percent, a 60 percent improvement in active power savings, and a 20 percent intercontact RC improvement. The 90nm process is a full-fledged SoC plat form that provides both CMOS logic and Mixed- Signal/RF families. Embedded memory options include 6T SRAM, Electrical Fuse, One-Time Programmable (OTP), multitime programmable (MTP), Embedded Flash, and Embedded DRAM. The technology evolution and forecast up to 2011 is shown in table-1. Table-1 Technology evolution and forecast up to 2011 3. Static and Combinational CMOS design A static CMOS gate is a combination of two networks, called the pull-up network (PUN) and the pull-down network (PDN). The PUN consists only of PMOS transistors and provides a conditional connection to VDD. The PDN potentially connects the output to Vss and contains only NMOS device. The PUN and PDN networks should be designed so that, whether the value of the inputs, one and only one of the networks is conducting in steady state. [3] In this way, a path always exists between VDD and F for an out put ( One ), or alternatively, between Vss and F for a low output ( Zero ). This is equivalent to stating that the output node is always a lowimpedance node in steady state. Fig.1 shows the arrangement of this CMOS logic. Fig.1: Complementary logic gate as a combination of a PUN and a PDN (1), 5,Jan 2010 44

45 A combinational system is a digital system in which the value of the output at any instant depends only on the value of the input at that same instant and not on previous values. Combinational systems are specified at two levels, high-level and binary-level. In a high-level specification, the system is described by a function on finite sets and represented by tables or expressions. In a binary-level specification all variables are binary; each variable has only two values, denoted by 0 and 1. [4] 4. Layout Layer representation in CMOS technology The layer concept translates the intractable set of masks currently used in CMOS into a simple set of conceptual layout level that are easier to visualize by the circuit designer. From a designer s view point, all CMOS designs are based on the following entities: Substrates and/or wells, being P-type (for NMOS device) and N-type (for PMOS device).diffusion regions (n and p ) defining the areas where transistors can be formed. These regions are often called the active areas. Diffusions of an inverse type are needed to implement contacts to the wells or to the substrate. These are called selected regions. One or more polysilicon layers, which are used to form the gate electrodes of the transistors (but serve as intercontact layers as well). One or more metal interconnect layers (typically Al). Contact layers to provide interlayer connections. [5, 6] A layout consists of a combination of polygons, each of which is attached to a certain layer. The functionality of the circuit is determined by the choice of the layers, as well as the interplay between objects on different layers. [7] In this present CMOS circuit fabrication we used poly and metal. The Poly width is 2 lambda, spacing is 3 lambda, surface capacitance is 400.00af/µm² and resistance is 4.00/sq ohm. The metal width is 3 lambda, spacing is 4 lambda, surface capacitance is 200.00af/µm² and resistance is 0.05/sq ohm. The Diff-n width is 4 lambda, spacing is 4 lambda, surface capacitance is 350.00af/µm² and resistance is 25.00/sq ohm. The Diff-p width is 4 lambda, spacing is 4 lambda, surface capacitance is 300.00af/µm² and resistance is 30.00/sq ohm. The Contact width is 2 lambda, spacing is 4 lambda, and resistance is 20.00/sq ohm. 5. MOS device Characteristics in 90nm Technology N-channel: A Cross-section of the N-channel and P-channel MOS devices is given in figure-1. The NMOS gate is capped with a specific silicon nitride layer that induces lateral tensile channel strain for improved electron mobility. [8, 9] The I/V device characteristics of the low-leakage and high-speed NMOS devices listed in table-2 are obtained using the MOS model BSIM4. Fig. 2 Cross-section of the N-channel and P-channel MOS http://e-jst.teiath.gr 45

46 Table-2: NMOS Parameters P-channel: The PMOS drive current in this 90nm technology is as high as 700µA/µm for the low-leakage MOS and up to 800µA/µm for the high-speed MOS. These values are particularly high, as the target applications for this technology at Intel are high-speed digital circuits such as microprocessors. The leakage current is around 40nA/µm for the low-leakage MOS and near 300nA/µm for the high-speed device. The crosssection of the PMOS device reveals a SiGe material that induces compressive strain to obtain unmatched current capabilities near 1mA/µm. The I/V device characteristics of the low-leakage and high-speed PMOS devices listed in table-3 are obtained using the MOS model BSIM4. Table-3: PMOS Parameters 6. CMOS Inverter (NOT) Gate Functionality Fig.3 shows a simple CMOS inverter (NOT gate), F = not A. The PUN consists of one PMOS transistor, provides a connection from Vdd ( 1 ). The PDN, which consists of one NMOS transistor, provides a connection to Vss ( 0 ). This means that F is 1 if A= 0, and F is 0 if A= 1, which is equivalent to F= (not A). It can be easily verified that the output F is always connected to either VDD or Vss, but never to both. Fig.3 (a) shows the logic gate symbol of inverter (NOT), Fig.3 (b) shows the CMOS NOT. Fig.4 shows the Inverter (NOT) functionality wave form. Fig.3 (a) logic gate symbol and (b) CMOS Inverter (NOT gate) (1), 5,Jan 2010 46

47 Fig.4 Inverter (NOT gate) functionality wave forms 7. Low power and High speed parametric verification of Inverter layout The integrated circuit technology is one of the most important fields of the electronics since it minimizes the area of the circuit, parasitic effects and the cost. The increasing prominence of portable systems and the need to limit power consumption in very high density VLSI chips have led to rapid and innovative developments in low-power design the recent years. [10] Here we studied and analysis the inverter (NOT gate) for low power and high speed performances. The inverter layout was fabricated in 90nm technology by using section 4 and 5 design rules. Fig.5 (a) shows the Low leakage and Fig.5 (b) shows the High speed layouts. The high speed MOS layout is capped with a specific silicon nitride layer that induces lateral tensile channel strain for improved electron mobility. Fig.6 shows the timing wave forms of the fabricated layouts. The width is 12.0µm (24 lambda), Height is 28.5µm (57 lambda) and Surf is 342.0µm2 (0.0 mm2) for low leakage layout. The Width is 13.0µm (26 lambda), Height is 36.5µm (73 lambda) and Surf is 474.5µm2 (0.0 mm2) for high speed layout. The temperature was maintained at 27ºC. Fig.5: (a) Low leakage and (b) High speed Inverter (NOT gate) layouts in 90nm Technology http://e-jst.teiath.gr 47

48 Fig.6: Inverter operation wave forms To fabricate this inverter in the 90nm technology we defined the MOS parameters as shown in the table-4. The width, length, Imax is defined in µm and lambda design rule technology. The clock parameters high level, low level, time low, rise time, time high and fall time are defined in table-5. Table-6 shows the node parasitic properties of low leakage Inverter Layout and table-7 shows the node parasitic properties of high speed inverter layout. Here we observed mainly capacitance, resistance, inductance and channel at the nodes of the layout circuit at nodes A, F=not A, Vdd and Vss. Table-4: MOS parameters for Inverter Layout (1), 5,Jan 2010 48

49 Table-5: Clock parameters Table-6: Node parasitic properties of low leakage Inverter Layout Table-7: Node parasitic properties of High speed Inverter Layout 8. Conclusion A low power, high-speed static combinational logic circuits layouts are fabricated successfully in 90nm technology. Functionality of each logic circuit is checked and results are verified. Even though real VLSI designs exhibit a variety of logic gates and circuits, earlier work has analysis of inverter (NOT gate). In this paper we showed that the how the node parameters - MOS, Capacitance, Resistance, Inductance and Clock are effected with respect to the low power and high speed values. We also determine the timing analysis of the layout. By using this same process we can develop other custom devices. And this paper is also useful to learn how to layout design for beginners. References [1]. Kang S.M. and Leblebici Y., CMOS Digital Integrated Circuits: Analysis and Design - Tata McGraw-Hill Edition, 1996. [2]. TSME manual on 90nm and 0.13 Micron Process Technology. http://e-jst.teiath.gr 49

50 [3]. Jan M. Rabaey, Digital Integrated Circuits: A Design Perspectives Prentic Hall, 1995 [4]. Leach, Malvino, Saha, Digital Principles and Applications - Tata McGraw-Hill, 2006. [5]. Yun Seop Yu and Jung-Bum Choi, A half-adder (HA) and full-adder (FA) combining single-electron transistors (SETs) with MOSFETs, semicond. Sci. Technol., 22 (2007) 647-652. [6]. Etienne Sicard, Introducing 90nm technology in Microwind3, 2005. [7]. Seongmoo Heo and Krste Asanovic, Load-Sensitive Flip-Flop Characterization, appears in IEEE workshop on VLSI, Orlando, Florida, April, 2001. [8]. Michael Zhang and Krste Asanovic, High-Associative caches for low-power processors, appears in kool chips workshop, 33 rd International symposium on Microarchitecture, Monterey, CA, December, 2000. [9]. Tadahiro Kuroda et al., Variable Supply-Voltage scheme for low-power highspeed CMOS Digital Design, IEEE journal of solid-state circuits, Vol.33, No.3, March, 1998. [10]. Vojin G. Oklobdzija, Differential and Pass-Transistor CMOS logic for High- Performance Systems, Proc. 21 st International Conference on Microelectronics, Vol.2, September, 1997. (1), 5,Jan 2010 50