LIST OF EXPERIMENTS. KCTCET/ /Odd/3rd/ETE/CSE/LM

Similar documents
LOGIC DIAGRAM: HALF ADDER TRUTH TABLE: A B CARRY SUM. 2012/ODD/III/ECE/DE/LM Page No. 1

SRV ENGINEERING COLLEGE SEMBODAI RUKMANI VARATHARAJAN ENGINEERING COLLEGE SEMBODAI

Department of Electronics and Communication Engineering

Laboratory Manual CS (P) Digital Systems Lab

DEPARTMENT OF ELECTRICAL & ELECTRONICS ENGINEERING

EXPERIMENT NO 1 TRUTH TABLE (1)

COLLEGE OF ENGINEERING, NASIK

Fan in: The number of inputs of a logic gate can handle.

DIGITAL ELECTRONICS QUESTION BANK

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous) (ISO/IEC Certified) SUMMER-16 EXAMINATION Model Answer

Sr. No. Instrument Specifications. TTL (Transistor-Transistor Logic) based on bipolar junction transistors

Number system: the system used to count discrete units is called number. Decimal system: the number system that contains 10 distinguished

Dhanalakshmi College of Engineering

Practical Workbook Logic Design & Switching Theory

UNIT-IV Combinational Logic

TABLE 3-2 Truth Table for Code Converter Example

Function Table of an Odd-Parity Generator Circuit

CS302 Digital Logic Design Solved Objective Midterm Papers For Preparation of Midterm Exam

Combinational Logic Circuits. Combinational Logic

R & D Electronics DIGITAL IC TRAINER. Model : DE-150. Feature: Object: Specification:

CONTENTS Sl. No. Experiment Page No

Module 4: Design and Analysis of Combinational Circuits 1. Module-4. Design and Analysis of Combinational Circuits

IES Digital Mock Test

Winter 14 EXAMINATION Subject Code: Model Answer P a g e 1/28

COMBINATIONAL CIRCUIT

MAHALAKSHMI ENGINEERING COLLEGE TIRUCHIRAPALLI

Combinational Circuits DC-IV (Part I) Notes

CS302 - Digital Logic Design Glossary By

Electronics. Digital Electronics

logic system Outputs The addition of feedback means that the state of the circuit may change with time; it is sequential. logic system Outputs

Linear & Digital IC Applications (BRIDGE COURSE)

15EI205L-ANALOG AND DIGITAL INTEGRATED CIRCUITS LABORATORY MANUAL

Subtractor Logic Schematic


Digital Applications (CETT 1415) Credit: 4 semester credit hours (3 hours lecture, 4 hours lab) Prerequisite: CETT 1403 & CETT 1405

MAHARASHTRA STATE BOARD OF TECHNICAL EDUCATION (Autonomous) (ISO/IEC Certified) MODEL ANSWER

ST.ANNE S COLLEGE OF ENGINEERING AND TECHNOLOGY ANGUCHETTYPALAYAM, PANRUTI Department of Electronics & Communication Engineering OBSERVATION

4:Combinational logic circuits. 3 July

NORTH MAHARASHTRA UNIVERSITY, JALGAON

Mahaveer Institute of Science & Technology

Lecture 02: Digital Logic Review

Preface... iii. Chapter 1: Diodes and Circuits... 1

Unit 3. Logic Design

Laboratory Session-1: Introduction to Analog Electronic components and Multi Sim.

Combinational Logic. Rab Nawaz Khan Jadoon DCS. Lecturer COMSATS Lahore Pakistan. Department of Computer Science

Digital Logic Design ELCT 201

UNIT III. Designing Combinatorial Circuits. Adders

B.E. SEMESTER III (ELECTRICAL) SUBJECT CODE: X30902 Subject Name: Analog & Digital Electronics

Asst. Prof. Thavatchai Tayjasanant, PhD. Power System Research Lab 12 th Floor, Building 4 Tel: (02)

UNIT II: Clocked Synchronous Sequential Circuits. CpE 411 Advanced Logic Circuits Design 1

Encoders. Lecture 23 5

2 Building Blocks. There is often the need to compare two binary values.

Serial Addition. Lecture 29 1

Module-20 Shift Registers

NORTH MAHARASHTRA UNIVERSITY. F.Y. B. Sc. Electronics. Syllabus. Wieth effect from june2015


Digital Applications (CETT 1415) Credit: 4 semester credit hours (3 hours lecture, 4 hours lab) Prerequisite: CETT 1403 & CETT 1405

Computer Architecture: Part II. First Semester 2013 Department of Computer Science Faculty of Science Chiang Mai University

S-[F] NPW-02 June All Syllabus B.Sc. [Electronics] Ist Year Semester-I & II.doc - 1 -

Odd-Prime Number Detector The table of minterms is represented. Table 13.1

Spec. Instructor: Center

0 0 Q Q Q Q

BCD Adder. Lecture 21 1

ELECTRONIC CIRCUITS. Time: Three Hours Maximum Marks: 100

1.) If a 3 input NOR gate has eight input possibilities, how many of those possibilities result in a HIGH output? (a.) 1 (b.) 2 (c.) 3 (d.) 7 (e.

Experiment # 3 Combinational Circuits (I) Binary Addition and Subtraction

DELD MODEL ANSWER DEC 2018

UNIT-2: BOOLEAN EXPRESSIONS AND COMBINATIONAL LOGIC CIRCUITS

Digital Electronic Concepts

GUJARAT TECHNOLOGICAL UNIVERSITY, AHMEDABAD, GUJARAT COURSE CURRICULUM. Course Title: Digital Electronics (Code: )

DIGITAL CIRCUITS AND SYSTEMS ASSIGNMENTS 1 SOLUTIONS

Digital Electronics 8. Multiplexer & Demultiplexer

Government of Karnataka Department of Technical Education Board of Technical Examinations, Bengaluru

Digital Electronics Course Objectives

Objective Questions. (a) Light (b) Temperature (c) Sound (d) all of these

Syllabus: Digital Electronics (DE) (Project Lead The Way)

CHW 261: Logic Design

COMPUTER ORGANIZATION & ARCHITECTURE DIGITAL LOGIC CSCD211- DEPARTMENT OF COMPUTER SCIENCE, UNIVERSITY OF GHANA

Dhanalakshmi College of Engineering Manimangalam, Tambaram, Chennai

Digital Logic Circuits

SIMULATION DESIGN TOOL LABORATORY MANUAL

NODIA AND COMPANY. Model Test Paper - I GATE Digital Electronics. Copyright By Publishers

FUNCTION OF COMBINATIONAL LOGIC CIRCUIT

JEFFERSON COLLEGE COURSE SYLLABUS ETC255 INTRODUCTION TO DIGITAL CIRCUITS. 6 Credit Hours. Prepared by: Dennis Eimer

Gates and Circuits 1

VIVEKANAND COLLEGE (AUTONOMOUS), KOLHAPUR B.

Digital. Design. R. Ananda Natarajan B C D

Code No: R Set No. 1

Experiment # 4. Binary Addition & Subtraction. Eng. Waleed Y. Mousa

B.C.A 2017 DIGITAL ELECTRONICS BCA104T MODULE SPECIFICATION SHEET. Course Outline

Brought to you by. Priti Srinivas Sajja. PS01CMCA02 Course Content. Tutorial Practice Material. Acknowldgement References. Website pritisajja.

Course Outline Cover Page

Digital Electronics. Functions of Combinational Logic

1. The decimal number 62 is represented in hexadecimal (base 16) and binary (base 2) respectively as

Digital Electronics. A. I can list five basic safety rules for electronics. B. I can properly display large and small numbers in proper notation,

MSI Design Examples. Designing a circuit that adds three 4-bit numbers

BAPATLA ENGINEERING COLLEGE BAPATLA

Unit level 4 Credit value 15. Introduction. Learning Outcomes

R.B.V.R.R. WOMEN S COLLEGE (AUTONOMOUS) Narayanaguda, Hyderabad. ELECTRONIC PRINCIPLES AND APPLICATIONS

Paper No. Name of the Paper Theory marks Practical marks Periods per week Semester-I I Semiconductor

Transcription:

LIST OF EXPERIMENTS. Study of logic gates. 2. Design and implementation of adders and subtractors using logic gates. 3. Design and implementation of code converters using logic gates. 4. Design and implementation of 4-bit binary adder/subtractor and BCD adder using IC 7483. 5. Design and implementation of 2-bit magnitude comparator using logic gates, 8- bit magnitude comparator using IC 7485. 6. Design and implementation of 6-bit odd/even parity checker/ generator using IC 748. 7. Design and implementation of multiplexer and demultiplexer using logic gates and study of IC 745 and IC 7454. 8. Design and implementation of encoder and decoder using logic gates and study of IC 7445 and IC 7447. 9. Construction and verification of 4-bit ripple counter and Mod-/Mod-2 ripple counter.. Design and implementation of 3-bit synchronous up/down counter.. Implementation of SISO, SIPO, PISO and PIPO shift registers using flip-flops. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

2 EXPERIMENT NO. STUDY OF LOGIC GATES AIM: To study about logic gates and verify their truth tables. APPARATUS REQUIRED: SL No. COMPONENT SPECIFICATION QTY. AND GATE IC 748 2. OR GATE IC 7432 3. NOT GATE IC 744 4. NAND GATE 2 I/P IC 74 5. NOR GATE IC 742 6. X-OR GATE IC 7486 7. NAND GATE 3 I/P IC 74 8. IC TRAINER KIT - 9. PATCH CORD - 4 THEORY: Circuit that takes the logical decision and the process are called logic gates. Each gate has one or more input and only one output. OR, AND and NOT are basic gates. NAND, NOR and X-OR are known as universal gates. Basic gates form these gates. AND GATE: The AND gate performs a logical multiplication commonly known as AND function. The output is high when both the inputs are high. The output is low level when any one of the inputs is low. OR GATE: The OR gate performs a logical addition commonly known as OR function. The output is high when any one of the inputs is high. The output is low level when both the inputs are low. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

3 NOT GATE: The NOT gate is called an inverter. The output is high when the input is low. The output is low when the input is high. NAND GATE: The NAND gate is a contraction of AND-NOT. The output is high when both inputs are low and any one of the input is low.the output is low level when both inputs are high. NOR GATE: The NOR gate is a contraction of OR-NOT. The output is high when both inputs are low. The output is low when one or both inputs are high. X-OR GATE: The output is high when any one of the inputs is high. The output is low when both the inputs are low and both the inputs are high. PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. AND GATE: SYMBOL: PIN DIAGRAM: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

4 OR GATE: NOT GATE: SYMBOL: PIN DIAGRAM: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

5 X-OR GATE : SYMBOL : PIN DIAGRAM : 2-INPUT NAND GATE: SYMBOL: PIN DIAGRAM: 3-INPUT NAND GATE : KCTCET/26-7/Odd/3rd/ETE/CSE/LM

6 NOR GATE: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

7 EXPERIMENT NO. 2 DESIGN OF ADDER AND SUBTRACTOR AIM: To design and construct half adder, full adder, half subtractor and full subtractor circuits and verify the truth table using logic gates. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. AND GATE IC 748 2. X-OR GATE IC 7486 3. NOT GATE IC 744 4. OR GATE IC 7432 3. IC TRAINER KIT - 4. PATCH CORDS - 23 THEORY: HALF ADDER: A half adder has two inputs for the two bits to be added and two outputs one from the sum S and other from the carry c into the higher adder position. Above circuit is called as a carry signal from the addition of the less significant bits sum from the X-OR Gate the carry out from the AND gate. FULL ADDER: A full adder is a combinational circuit that forms the arithmetic sum of input; it consists of three inputs and two outputs. A full adder is useful to add three bits at a time but a half adder cannot do so. In full adder sum output will be taken from X-OR Gate, carry output will be taken from OR Gate. HALF SUBTRACTOR: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

8 The half subtractor is constructed using X-OR and AND Gate. The half subtractor has two input and two outputs. The outputs are difference and borrow. The difference can be applied using X-OR Gate, borrow output can be implemented using an AND Gate and an inverter. FULL SUBTRACTOR: The full subtractor is a combination of X-OR, AND, OR, NOT Gates. In a full subtractor the logic circuit should have three inputs and two outputs. The two half subtractor put together gives a full subtractor.the first half subtractor will be C and A B. The output will be difference output of full subtractor. The expression AB assembles the borrow output of the half subtractor and the second term is the inverted difference output of first X-OR. LOGIC DIAGRAM: HALF ADDER TRUTH TABLE: A B CARRY SUM KCTCET/26-7/Odd/3rd/ETE/CSE/LM

KCTCET/26-7/Odd/3rd/ETE/CSE/LM 9 K-Map for SUM: K-Map for CARRY: SUM = A B + AB CARRY = AB LOGIC DIAGRAM: FULL ADDER FULL ADDER USING TWO HALF ADDER TRUTH TABLE: A B C CARRY SUM

K-Map for SUM: K-Map for CARRY: SUM = A B C + A BC + ABC + ABC CARRY = AB + BC + AC LOGIC DIAGRAM: HALF SUBTRACTOR TRUTH TABLE: A B BORROW DIFFERENCE KCTCET/26-7/Odd/3rd/ETE/CSE/LM

K-Map for DIFFERENCE: DIFFERENCE = A B + AB K-Map for BORROW: LOGIC DIAGRAM: FULL SUBTRACTOR BORROW = A B FULL SUBTRACTOR USING TWO HALF SUBTRACTOR: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

2 TRUTH TABLE: A B C BORROW DIFFERENCE K-Map for Difference: Difference = A B C + A BC + AB C + ABC K-Map for Borrow: Borrow = A B + BC + A C PROCEEDURE: (i) Connections are given as per circuit diagram. (ii) (iii) Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

3 EXPERIMENT NO. 3 AIM: DESIGN AND IMPLEMENTATION OF CODE CONVERTOR To design and implement 4-bit (i) Binary to gray code converter (ii) Gray to binary code converter (iii) BCD to excess-3 code converter (iv) Excess-3 to BCD code converter APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. X-OR GATE IC 7486 2. AND GATE IC 748 3. OR GATE IC 7432 4. NOT GATE IC 744 5. IC TRAINER KIT - 6. PATCH CORDS - 35 THEORY: The availability of large variety of codes for the same discrete elements of information results in the use of different codes by different systems. A conversion circuit must be inserted between the two systems if each uses different codes for same information. Thus, code converter is a circuit that makes the two systems compatible even though each uses different binary code. The bit combination assigned to binary code to gray code. Since each code uses four bits to represent a decimal digit. There are four inputs and four outputs. Gray code is a non-weighted code. The input variable are designated as B3, B2, B, B and the output variables are designated as C3, C2, C, Co. from the truth table, combinational circuit is designed. The Boolean functions are obtained from K-Map for each output variable. A code converter is a circuit that makes the two systems compatible even though each uses a different binary code. To convert from binary code to Excess-3 code, the input lines must supply the bit combination of elements as specified by code and the output lines generate the corresponding bit combination of code. Each one of the four KCTCET/26-7/Odd/3rd/ETE/CSE/LM

4 maps represents one of the four outputs of the circuit as a function of the four input variables. A two-level logic diagram may be obtained directly from the Boolean expressions derived by the maps. These are various other possibilities for a logic diagram that implements this circuit. Now the OR gate whose output is C+D has been used to implement partially each of three outputs. LOGIC DIAGRAM: BINARY TO GRAY CODE CONVERTOR K-Map for G3: G3 = B3 KCTCET/26-7/Odd/3rd/ETE/CSE/LM

5 K-Map for G2: K-Map for G: K-Map for G: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

KCTCET/26-7/Odd/3rd/ETE/CSE/LM 6 TRUTH TABLE: Binary input Gray code output B3 B2 B B G3 G2 G G LOGIC DIAGRAM: GRAY CODE TO BINARY CONVERTOR

7 K-Map for B3: B3 = G3 K-Map for B2: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

8 K-Map for B: K-Map for B: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

KCTCET/26-7/Odd/3rd/ETE/CSE/LM 9 TRUTH TABLE: Gray Code Binary Code G3 G2 G G B3 B2 B B LOGIC DIAGRAM: BCD TO EXCESS-3 CONVERTOR

2 K-Map for E3: E3 = B3 + B2 (B + B) K-Map for E2: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

2 K-Map for E: K-Map for E: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

KCTCET/26-7/Odd/3rd/ETE/CSE/LM 22 TRUTH TABLE: BCD input Excess 3 output B3 B2 B B G3 G2 G G x x x x x x x x x x x x x x x x x x x x x x x x LOGIC DIAGRAM: EXCESS-3 TO BCD CONVERTOR

23 K-Map for A: A = X X2 + X3 X4 X K-Map for B: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

24 K-Map for C: K-Map for D: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

KCTCET/26-7/Odd/3rd/ETE/CSE/LM 25 TRUTH TABLE: Excess 3 Input BCD Output B3 B2 B B G3 G2 G G PROCEDURE: (i) Connections were given as per circuit diagram. (ii) Logical inputs were given as per truth table (iii) Observe the logical output and verify with the truth tables.

26 EXPERIMENT NO. 4 DESIGN OF 4-BIT ADDER AND SUBTRACTOR AIM: To design and implement 4-bit adder and subtractor using IC 7483. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. IC IC 7483 2. EX-OR GATE IC 7486 3. NOT GATE IC 744 3. IC TRAINER KIT - 4. PATCH CORDS - 4 THEORY: 4 BIT BINARY ADDER: A binary adder is a digital circuit that produces the arithmetic sum of two binary numbers. It can be constructed with full adders connected in cascade, with the output carry from each full adder connected to the input carry of next full adder in chain. The augends bits of A and the addend bits of B are designated by subscript numbers from right to left, with subscript denoting the least significant bits. The carries are connected in chain through the full adder. The input carry to the adder is C and it ripples through the full adder to the output carry C4. 4 BIT BINARY SUBTRACTOR: The circuit for subtracting A-B consists of an adder with inverters, placed between each data input B and the corresponding input of full adder. The input carry C must be equal to when performing subtraction. 4 BIT BINARY ADDER/SUBTRACTOR: The addition and subtraction operation can be combined into one circuit with one common binary adder. The mode input M controls the operation. When M=, the circuit is adder circuit. When M=, it becomes subtractor. 4 BIT BCD ADDER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

27 Consider the arithmetic addition of two decimal digits in BCD, together with an input carry from a previous stage. Since each input digit does not exceed 9, the output sum cannot be greater than 9, the in the sum being an input carry. The output of two decimal digits must be represented in BCD and should appear in the form listed in the columns. ABCD adder that adds 2 BCD digits and produce a sum digit in BCD. The 2 decimal digits, together with the input carry, are first added in the top 4 bit adder to produce the binary sum. PIN DIAGRAM FOR IC 7483: LOGIC DIAGRAM: 4-BIT BINARY ADDER KCTCET/26-7/Odd/3rd/ETE/CSE/LM

28 LOGIC DIAGRAM: 4-BIT BINARY SUBTRACTOR LOGIC DIAGRAM: 4-BIT BINARY ADDER/SUBTRACTOR KCTCET/26-7/Odd/3rd/ETE/CSE/LM

29 TRUTH TABLE: Input Data A Input Data B Addition Subtraction A4 A3 A2 A B4 B3 B2 B C S4 S3 S2 S B D4 D3 D2 D LOGIC DIAGRAM: BCD ADDER KCTCET/26-7/Odd/3rd/ETE/CSE/LM

3 K MAP TRUTH TABLE: Y = S4 (S3 + S2) BCD SUM CARRY S4 S3 S2 S C PROCEDURE: (i) (ii) (iii) Connections were given as per circuit diagram. Logical inputs were given as per truth table Observe the logical output and verify with the truth tables. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

3 EXPERIMENT NO. 5 DESIGN AND IMPLEMENTATION OF MAGNITUDE COMPARATOR AIM: To design and implement (i) 2 bit magnitude comparator using basic gates. (ii) 8 bit magnitude comparator using IC 7485. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. AND GATE IC 748 2 2. X-OR GATE IC 7486 3. OR GATE IC 7432 4. NOT GATE IC 744 5. 4-BIT MAGNITUDE IC 7485 2 COMPARATOR 6. IC TRAINER KIT - 7. PATCH CORDS - 3 THEORY: The comparison of two numbers is an operator that determine one number is greater than, less than (or) equal to the other number. A magnitude comparator is a combinational circuit that compares two numbers A and B and determine their relative magnitude. The outcome of the comparator is specified by three binary variables that indicate whether A>B, A=B (or) A<B. A = A3 A2 A A B = B3 B2 B B The equality of the two numbers and B is displayed in a combinational circuit designated by the symbol (A=B). KCTCET/26-7/Odd/3rd/ETE/CSE/LM

32 This indicates A greater than B, then inspect the relative magnitude of pairs of significant digits starting from most significant position. A is and that of B is. We have A<B, the sequential comparison can be expanded as A>B = A3B3 + X3A2B2 + X3X2AB + X3X2XAB A<B = A3 B3 + X3A2 B2 + X3X2A B + X3X2XA B The same circuit can be used to compare the relative magnitude of two BCD digits. Where, A = B is expanded as, A = B = (A3 + B3) (A2 + B2) (A + B) (A + B) x3 x2 x x LOGIC DIAGRAM: 2 BIT MAGNITUDE COMPARATOR KCTCET/26-7/Odd/3rd/ETE/CSE/LM

33 K MAP KCTCET/26-7/Odd/3rd/ETE/CSE/LM

34 TRUTH TABLE A A B B A > B A = B A < B KCTCET/26-7/Odd/3rd/ETE/CSE/LM

35 PIN DIAGRAM FOR IC 7485: LOGIC DIAGRAM: 8 BIT MAGNITUDE COMPARATOR KCTCET/26-7/Odd/3rd/ETE/CSE/LM

36 TRUTH TABLE: A B A>B A=B A<B PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

37 KCTCET/26-7/Odd/3rd/ETE/CSE/LM

38 AIM: 748. EXPERIMENT NO. 6 6 BIT ODD/EVEN PARITY CHECKER /GENERATOR To design and implement 6 bit odd/even parity checker generator using IC APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. NOT GATE IC 744. IC 748 2 2. IC TRAINER KIT - 3. PATCH CORDS - 3 THEORY: A parity bit is used for detecting errors during transmission of binary information. A parity bit is an extra bit included with a binary message to make the number is either even or odd. The message including the parity bit is transmitted and then checked at the receiver ends for errors. An error is detected if the checked parity bit doesn t correspond to the one transmitted. The circuit that generates the parity bit in the transmitter is called a parity generator and the circuit that checks the parity in the receiver is called a parity checker. In even parity, the added parity bit will make the total number is even amount. In odd parity, the added parity bit will make the total number is odd amount. The parity checker circuit checks for possible errors in the transmission. If the information is passed in even parity, then the bits required must have an even number of s. An error occur during transmission, if the received bits have an odd number of s indicating that one bit has changed in value during transmission. PIN DIAGRAM FOR IC 748: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

39 FUNCTION TABLE: INPUTS OUTPUTS Number of High Data PE PO E O Inputs (I I7) EVEN ODD EVEN ODD X X LOGIC DIAGRAM: 6 BIT ODD/EVEN PARITY CHECKER KCTCET/26-7/Odd/3rd/ETE/CSE/LM

4 TRUTH TABLE: I7 I6 I5 I4 I3 I2 I I I7 I6 I5 I4 I3 I2 I Active E O LOGIC DIAGRAM: 6 BIT ODD/EVEN PARITY GENERATOR TRUTH TABLE: I7 I6 I5 I4 I3 I2 I I I7 I6 I5 I4 I3 I2 I I Active E O KCTCET/26-7/Odd/3rd/ETE/CSE/LM

4 PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

42 KCTCET/26-7/Odd/3rd/ETE/CSE/LM

43 AIM: EXPERIMENT NO. 7 DESIGN AND IMPLEMENTATION OF MULTIPLEXER AND DEMULTIPLEXER To design and implement multiplexer and demultiplexer using logic gates and study of IC 745 and IC 7454. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. 3 I/P AND GATE IC 74 2 2. OR GATE IC 7432 3. NOT GATE IC 744 2. IC TRAINER KIT - 3. PATCH CORDS - 32 THEORY: MULTIPLEXER: Multiplexer means transmitting a large number of information units over a smaller number of channels or lines. A digital multiplexer is a combinational circuit that selects binary information from one of many input lines and directs it to a single output line. The selection of a particular input line is controlled by a set of selection lines. Normally there are 2 n input line and n selection lines whose bit combination determine which input is selected. DEMULTIPLEXER: The function of Demultiplexer is in contrast to multiplexer function. It takes information from one line and distributes it to a given number of output lines. For this reason, the demultiplexer is also known as a data distributor. Decoder can also be used as demultiplexer. In the : 4 demultiplexer circuit, the data input line goes to all of the AND gates. The data select lines enable only one gate at a time and the data on the data input line will pass through the selected gate to the associated data output line. BLOCK DIAGRAM FOR 4: MULTIPLEXER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

44 FUNCTION TABLE: S S INPUTS Y D D S S D D S S D2 D2 S S D3 D3 S S Y = D S S + D S S + D2 S S + D3 S S CIRCUIT DIAGRAM FOR MULTIPLEXER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

45 TRUTH TABLE: S S Y = OUTPUT D D D2 D3 BLOCK DIAGRAM FOR :4 DEMULTIPLEXER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

46 FUNCTION TABLE: S S INPUT X D = X S S X D = X S S X D2 = X S S X D3 = X S S Y = X S S + X S S + X S S + X S S LOGIC DIAGRAM FOR DEMULTIPLEXER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

47 TRUTH TABLE: INPUT OUTPUT S S I/P D D D2 D3 KCTCET/26-7/Odd/3rd/ETE/CSE/LM

48 PIN DIAGRAM FOR IC 745: PIN DIAGRAM FOR IC 7454: PROCEDURE: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

49 (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

5 EXPERIMENT NO. 8 DESIGN AND IMPLEMENTATION OF ENCODER AND DECODER AIM: To design and implement encoder and decoder using logic gates and study of IC 7445 and IC 7447. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. 3 I/P NAND GATE IC 74 2 2. OR GATE IC 7432 3 3. NOT GATE IC 744 2. IC TRAINER KIT - 3. PATCH CORDS - 27 THEORY: ENCODER: An encoder is a digital circuit that perform inverse operation of a decoder. An encoder has 2 n input lines and n output lines. In encoder the output lines generates the binary code corresponding to the input value. In octal to binary encoder it has eight inputs, one for each octal digit and three output that generate the corresponding binary code. In encoder it is assumed that only one input has a value of one at any given time otherwise the circuit is meaningless. It has an ambiguila that when all inputs are zero the outputs are zero. The zero outputs can also be generated when D =. DECODER: A decoder is a multiple input multiple output logic circuit which converts coded input into coded output where input and output codes are different. The input code generally has fewer bits than the output code. Each input code word produces a different output code word i.e there is one to one mapping can be expressed in truth table. In the block KCTCET/26-7/Odd/3rd/ETE/CSE/LM

5 diagram of decoder circuit the encoded information is present as n input producing 2 n possible outputs. 2 n output values are from through out 2 n. PIN DIAGRAM FOR IC 7445: BCD TO DECIMAL DECODER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

52 PIN DIAGRAM FOR IC 7447: LOGIC DIAGRAM FOR ENCODER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

53 TRUTH TABLE: INPUT OUTPUT Y Y2 Y3 Y4 Y5 Y6 Y7 A B C LOGIC DIAGRAM FOR DECODER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

54 TRUTH TABLE: INPUT OUTPUT E A B D D D2 D3 PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

55 EXPERIMENT NO. 9 CONSTRUCTION AND VERIFICATION OF 4 BIT RIPPLE COUNTER AND MOD /MOD 2 RIPPLE COUNTER AIM: To design and verify 4 bit ripple counter mod / mod 2 ripple counter. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. JK FLIP FLOP IC 7476 2 2. NAND GATE IC 74 3. IC TRAINER KIT - 4. PATCH CORDS - 3 THEORY: A counter is a register capable of counting number of clock pulse arriving at its clock input. Counter represents the number of clock pulses arrived. A specified sequence of states appears as counter output. This is the main difference between a register and a counter. There are two types of counter, synchronous and asynchronous. In synchronous common clock is given to all flip flop and in asynchronous first flip flop is clocked by external pulse and then each successive flip flop is clocked by Q or Q output of previous stage. A soon the clock of second stage is triggered by output of first stage. Because of inherent propagation delay time all flip flops are not activated at same time which results in asynchronous operation. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

56 PIN DIAGRAM FOR IC 7476: LOGIC DIAGRAM FOR 4 BIT RIPPLE COUNTER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

57 TRUTH TABLE: CLK QA QB QC QD 2 3 4 5 6 7 8 9 2 3 4 5 LOGIC DIAGRAM FOR MOD - RIPPLE COUNTER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

58 TRUTH TABLE: CLK QA QB QC QD 2 3 4 5 6 7 8 9 LOGIC DIAGRAM FOR MOD - 2 RIPPLE COUNTER: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

59 TRUTH TABLE: CLK QA QB QC QD 2 3 4 5 6 7 8 9 2 PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

6 EXPERIMENT NO. DESIGN AND IMPLEMENTATION OF 3 BIT SYNCHRONOUS UP/DOWN COUNTER AIM: To design and implement 3 bit synchronous up/down counter. APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. JK FLIP FLOP IC 7476 2 2. 3 I/P AND GATE IC 74 3. OR GATE IC 7432 4. XOR GATE IC 7486 5. NOT GATE IC 744 6. IC TRAINER KIT - 7. PATCH CORDS - 35 THEORY: A counter is a register capable of counting number of clock pulse arriving at its clock input. Counter represents the number of clock pulses arrived. An up/down counter is one that is capable of progressing in increasing order or decreasing order through a certain sequence. An up/down counter is also called bidirectional counter. Usually up/down operation of the counter is controlled by up/down signal. When this signal is high counter goes through up sequence and when up/down signal is low counter follows reverse sequence. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

6 K MAP STATE DIAGRAM: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

62 CHARACTERISTICS TABLE: Q Qt+ J K X X X X LOGIC DIAGRAM: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

63 TRUTH TABLE: Input Present State Up/Down QA QB QC Next State QA+ Q B+ QC+ JA A KA JB B KB JC C KC X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X PROCEDURE: (i) Connections are given as per circuit diagram. (ii) (iii) Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

64 EXPERIMENT NO. DESIGN AND IMPLEMENTATION OF SHIFT REGISTER AIM: To design and implement (i) Serial in serial out (ii) Serial in parallel out (iii) Parallel in serial out (iv) Parallel in parallel out APPARATUS REQUIRED: Sl.No. COMPONENT SPECIFICATION QTY.. D FLIP FLOP IC 7474 2 2. OR GATE IC 7432 3. IC TRAINER KIT - 4. PATCH CORDS - 35 THEORY: A register is capable of shifting its binary information in one or both directions is known as shift register. The logical configuration of shift register consist of a D-Flip flop cascaded with output of one flip flop connected to input of next flip flop. All flip flops receive common clock pulses which causes the shift in the output of the flip flop. The simplest possible shift register is one that uses only flip flop. The output of a given flip flop is connected to the input of next flip flop of the register. Each clock pulse shifts the content of register one bit position to right. KCTCET/26-7/Odd/3rd/ETE/CSE/LM

65 PIN DIAGRAM: LOGIC DIAGRAM: SERIAL IN SERIAL OUT: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

66 TRUTH TABLE: CLK Serial in Serial out 2 3 4 5 X 6 X 7 X LOGIC DIAGRAM: SERIAL IN PARALLEL OUT: TRUTH TABLE: OUTPUT CLK DATA QA QB QC QD 2 3 4 KCTCET/26-7/Odd/3rd/ETE/CSE/LM

67 LOGIC DIAGRAM: PARALLEL IN SERIAL OUT: TRUTH TABLE: CLK Q3 Q2 Q Q O/P 2 3 LOGIC DIAGRAM: PARALLEL IN PARALLEL OUT: TRUTH TABLE: KCTCET/26-7/Odd/3rd/ETE/CSE/LM

68 CLK DATA INPUT OUTPUT DA DB DC DD QA QB QC QD 2 PROCEDURE: (i) (ii) (iii) Connections are given as per circuit diagram. Logical inputs are given as per circuit diagram. Observe the output and verify the truth table. KCTCET/26-7/Odd/3rd/ETE/CSE/LM