SP3222EB/3232EB. True +3.0V to +5.5V RS-232 Transceivers. Now Available in Lead Free Packaging

Similar documents
1A Low Dropout Voltage Regulator Fixed Output, Fast Response

SP1490E/SP1491E. Full Duplex RS-485 Transceivers SP1490E

3A High Current, Low Dropout Voltage Regulator Adjustable, Fast Response Time

SPX mA Low Drop Out Voltage Regulator with Shutdown FEATURES Output 3.3V, 5.0V, at 400mA Output Very Low Quiescent Current Low Dropout Voltage

Transient Voltage Suppressors / ESD Protectors

SP3222EB/3232EB. True +3.0V to +5.5V RS-232 Transceivers. Now Available in Lead Free Packaging

SP3220E. +3.0V to +5.5V RS-232 Driver/Receiver Pair

SGM Ω, 300MHz Bandwidth, Dual, SPDT Analog Switch

SP3222E/3232E. True +3.0V to +5.5V RS-232 Transceivers

AME. Shunt Bandgap Voltage Reference. General Description. Functional Block Diagram. Features. Typical Application. Applications

Package: H: TO-252 P: TO-220 S: TO-263. Output Voltage : Blank = Adj 12 = 1.2V 15 = 1.5V 18 = 1.8V 25 = 2.5V 33 = 3.3V 50 = 5.0V 3.3V/3A.

3A High Current, Low Dropout Voltage Regulator

High Speed +3.0V to +5.5V RS-232 Driver/Receiver Pair

QUAD PRECISION CMOS VOLTAGE COMPARATOR WITH PUSH-PULL DRIVER

SP3222E/3232E. True +3.0V to +5.5V RS-232 Transceivers

QUAD PRECISION MICROPOWER CMOS VOLTAGE COMPARATOR WITH DRIVER

QUAD 5V RAIL-TO-RAIL PRECISION OPERATIONAL AMPLIFIER

CM431A LOW VOLTAGE ADJUSTABLE SHUNT REGULATOR

IMP528 IMP528. High-Volt 220 V PP Driv. ive. Key Features. Applications. Block Diagram

Logic Design 2013/9/26. Outline. Implementation Technology. Transistor as a Switch. Transistor as a Switch. Transistor as a Switch

AOZ8904 Ultra-Low Capacitance TVS Diode Array

FAN A, 1.2V Low Dropout Linear Regulator for VRM8.5. Features. Description. Applications. Typical Application.

VIN AIC C OUT GND C IN. Low Dropout Linear Regulator

EMA5 / UMA5N / FMA5A. V CC -50V -100mA 2.2kW 47kW I C(MAX.) R 1 R 2. Datasheet

YB mA, Low Power, High PSRR LDO Regulator

3A High Current, Low Dropout Voltage Regulator Adjustable & Fixed Output, Fast Response Time

Bi-Directional N-Channel 20-V (D-S) MOSFET

Agamem Microelectronics Inc.

SGM8521/2/4 150kHz, 4.7µA, Rail-to-Rail I/O CMOS Operational Amplifiers

RAIL-TO-RAIL CMOS OPERATIONAL AMPLIFIER

DTA123E series V CC I C(MAX.) R 1 R 2. 50V 100mA 2.2k 2.2k. Datasheet. PNP -100mA -50V Digital Transistors (Bias Resistor Built-in Transistors)

SGM8621/2/3/4 250µA, 3MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

PRECISION LOW POWER CMOS OPERATIONAL AMPLIFIER

SGM721/2/3/4 970µA, 10MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

SGM8631/2/3/4 470µA, 6MHz, Rail-to-Rail I/O CMOS Operational Amplifiers

MICROPOWER RAIL-TO-RAIL CMOS OPERATIONAL AMPLIFIER

N-Channel 100 V (D-S) 175 C MOSFET

ESX10-10x-DC24V-16A-E electronic circuit protector

ALD810020/ALD QUAD/DUAL SUPERCAPACITOR AUTO BALANCING (SAB ) MOSFET ARRAY ADVANCED LINEAR DEVICES, INC. FEATURES & BENEFITS GENERAL DESCRIPTION

ALD810023/ALD QUAD/DUAL SUPERCAPACITOR AUTO BALANCING (SAB ) MOSFET ARRAY ADVANCED LINEAR DEVICES, INC. GENERAL DESCRIPTION FEATURES & BENEFITS

SP481R/SP485R. 1/10th Unit Load RS-485 Transceiver. Now Available in Lead Free Packaging D SP485

EMD3 / UMD3N / IMD3A V CC I C(MAX.) R 1 R 2. 50V 100mA. 10k. 10k. 50V 100mA. 10k. 10k. Datasheet

QUAD PRECISION HIGH SPEED MICROPOWER TIMER

QUAD MICROPOWER RAIL-TO-RAIL CMOS OPERATIONAL AMPLIFIER

HSMS-2823 RF mixer/detector diode

HSMP-482B RF power limiter diode

SGM8051/2/4 SGM8053/5 250MHz, Rail-to-Rail Output CMOS Operational Amplifiers

PRECISION DUAL MICROPOWER CMOS OPERATIONAL AMPLIFIER

DUAL MICROPOWER PRECISION RAIL-TO-RAIL CMOS OPERATIONAL AMPLIFIER

N-Channel Depletion-Mode Vertical DMOS FET in Single and Dual Options. 14-Lead QFN* 5.00x5.00mm body 1.00mm height (max) 1.

Intelligent +3.0V to +5.5V RS-232 Transceivers

EMD4 / UMD4N V CC I C(MAX.) R 1 R 2. 50V 100mA. 47kW. V CC -50V -100mA 10kW. Datasheet

RClamp2451ZA. Ultra Small RailClamp 1-Line, 24V ESD Protection

US6H23 / IMH23 V CEO 20V V EBO 12V. 600mA R k. Datasheet. Outline Parameter Tr1 and Tr2 TUMT6 SMT6

SINGLE/DUAL PRECISION HIGH SPEED MICROPOWER TIMER

LNA IN GND GND GND GND IF OUT+ IF OUT- 7. Product Description. Ordering Information. GaAs HBT GaAs MESFET InGaP HBT

PRECISION MICROPOWER CMOS OPERATIONAL AMPLIFIER

Ultra-Fast ECL-Output Comparator with Latch Enable MAX9685. Features

PRECISION DUAL LOW POWER CMOS OPERATIONAL AMPLIFIER

3V RS-232 Serial Transceiver with Logic Selector and 15kV ESD Protection

T 3 OUT T 1 OUT T 2 OUT R 1 IN R 1 OUT T 2 IN T 1 IN GND V CC C 1 + C 1

UMH8N / IMH8A V CEO I C R 1. 50V 100mA 10k. Datasheet. Outline. Inner circuit

DTD114GK V CEO I C R. 50V 500mA 10kW. Datasheet. NPN 500mA 50V Digital Transistors (Bias Resistor Built-in Transistors) Outline Parameter Value SMT3

Lab 12. Speed Control of a D.C. motor. Controller Design

SP V Low Power Slew Rate Limited Half-Duplex RS-485 Transceiver SP Pin nsoic. Now Available in Lead Free Packaging

SP208EH/211EH/213EH High Speed +5V High Performance RS-232 Transceivers

CAT5116. Log-Taper, 100-Tap Digitally Programmable Potentiometer (DPP ) DESCRIPTION FEATURES APPLICATIONS FUNCTIONAL DIAGRAM

SP481E/SP485E. Enhanced Low Power Half-Duplex RS-485 Transceivers

Intelligent +3.0V to +5.5V RS-232 Transceiver

AP90T03GH/J RoHS-compliant Product Advanced Power N-CHANNEL ENHANCEMENT MODE Electronics Corp.

ABRIDGED DATA SHEET MAX4852 MAX4852H NC1 COM1 NO1 IN1 IN2 NC2 COM2 NO2. Maxim Integrated Products 1

Advanced Power N-CHANNEL ENHANCEMENT MODE Electronics Corp.

N-Channel 40 V (D-S) MOSFET

Analog Integrations Corporation 4F, 9 Industry E. 9th Rd, Science-Based Industrial Park, Hsinchu, Taiwan DS-385B

AP85T03GH/J RoHS-compliant Product Advanced Power N-CHANNEL ENHANCEMENT MODE Electronics Corp.

ALD2321A/ALD2321B/ALD2321 ULTRA LOW VOS EPAD DUAL CMOS ANALOG VOLTAGE COMPARATOR ADVANCED LINEAR DEVICES, INC.

The entire devices are built in housings that are protected against liquids and dust without need to be installed in hazloc certified cabinets.

ALD2724E/ALD2724 DUAL EPAD PRECISION HIGH SLEW RATE CMOS OPERATIONAL AMPLIFIER ADVANCED LINEAR DEVICES, INC.

Lecture 19: Common Emitter Amplifier with Emitter Degeneration.

ALD2722E/ALD2722 DUAL EPAD LOW POWER CMOS OPERATIONAL AMPLIFIER ADVANCED LINEAR DEVICES, INC.

ABSOLUTE MAXIMUM RATINGS These are stress ratings only and functional operation of the device at these ratings or any other above those indicated in t

4NPA. Low Frequency Interface Module for Intercom and Public Address Systems. Fig. 4NPA (L- No )

Theory and Proposed Method for Determining Large Signal Return Loss or Hot S22 for Power Amplifiers Using Phase Information

Data Sheet. HSMS-2700, 2702, 270B, 270C High Performance Schottky Diode for Transient Suppression. Features. Description.

SP385A. +3V to +5V RS-232 Line Driver/Receiver. Operates from 3.3V or 5V Power Supply Meets All EIA-232D and V.28 Specifications

AIC1680. Ultra Low Power Voltage Detector FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION CIRCUIT

V REF =V OUT - V ADJ =1.25V (typ.) V OUT =V REF x (1+RF2/RF1)+ I ADJ x RF2 I ADJ =55 A (typ.) V OUT 3.3V. (Note1) 3.3V. (Note1)

ALD2726E/ALD2726 DUAL EPAD ULTRA MICROPOWER CMOS OPERATIONAL AMPLIFIER ADVANCED LINEAR DEVICES, INC.

5A Low Dropout Positive Regulator

PTF GOLDMOS Field Effect Transistor 12 Watts, 1.99 GHz

Advanced Power N-CHANNEL ENHANCEMENT MODE Electronics Corp.

Intelligent +3.0V to +5.5V RS-232 Transceiver

Safety Technique. Multi-Function Safety System SAFEMASTER M Output Module With Output Contacts BG 5912

Intelligent +3.0V to +5.5V RS-232 Transceivers

Switches- and Indicators. Switches Unlimited Contact: Phone: * Fax:

90 and 180 Phase Shifter Using an Arbitrary Phase-Difference Coupled-line Structure

The Trouton Rankine Experiment and the End of the FitzGerald Contraction

3G Evolution. OFDM Transmission. Outline. Chapter: Subcarriers in Time Domain. Outline

Inverter fault Analysis in Permanent Magnet Synchronous Motor using Matlab & Simulink

CH 7. Synchronization Techniques for OFDM Systems

Transcription:

SP3B/33B Tru 3.0V to 5.5V RS-3 Transcivrs FTURS Mts tru I/TI-3-F Standards from a 3.0V to 5.5V powr supply 50kps Transmission Rat Undr oad 1µ ow-powr Shutdown with Rcivrs ctiv (SP3B) Intropral with RS-3 down to.7v powr sourc nhancd SD Spcifications: ±15kV Human Body Modl ±15kV IC1000-4- ir Discharg ±8kV IC1000-4- Contact Discharg C1 V C1- C C- V- TOUT RIN 1 16 3 4 SP33B 15 14 13 5 6 7 1 11 10 8 9 VCC GND T1OUT R1IN R1OUT T1IN TIN ROUT Now vailal in ad Fr Packaging DSCRIPTION Th SP3B/33B sris is an RS-3 transcivr solution intndd for portal or hand-hld applications such as notook or palmtop computrs. Th SP3B/33B sris has a high-fficincy, charg-pump powr supply that rquirs only capacitors in 3.3V opration. This charg pump allows th SP3B/33B sris to dlivr tru RS- 3 prformanc from a singl powr supply ranging from 3.0V to 5.5V. Th SP3B/ 33B ar -drivr/-rcivr dvics. This sris is idal for portal or hand-hld applications such as notook or palmtop computrs. Th SD tolranc of th SP3B/ 33B dvics ar ovr ±15kV for oth Human Body Modl and IC1000-4- ir discharg tst mthods. Th SP3B dvic has a low-powr shutdown mod whr th dvics' drivr outputs and charg pumps ar disald. During shutdown, th supply currnt falls to lss than 1µ. SCTION TB MOD Powr Supplis RS-3 Drivrs RS-3 Rcivrs xtrnal Componnts Shutdown TT 3-Stat No. of Pins SP3B SP33B 3.0V to 5.5V 4 Ys 3.0V to 5.5V 4 No Ys 18, 0 No 16 Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 1

BSOUT MXIMUM RTINGS Ths ar strss ratings only and functional opration of th dvic at ths ratings or any othr aov thos indicatd in th opration sctions of th spcifications low is not implid. xposur to asolut maximum rating conditions for xtndd priods of tim may affct rliaility and caus prmannt damag to th dvic. V CC... -0.3V to 6.0V V (NOT 1)... -0.3V to 7.0V V- (NOT 1)... 0.3V to -7.0V V V- (NOT 1)... 13V I CC (DC V CC or GND currnt)... ±100m Input Voltags TxIN, N... -0.3V to 6.0V RxIN... ±5V Output Voltags TxOUT... ±13.V RxOUT... -0.3V to (V CC 0.3V) Short-Circuit Duration TxOUT... Continuous Storag Tmpratur... -65 C to 150 C Powr Dissipation Pr Packag 0-pin SSOP (drat 9.5mW/ o C aov 70 o C)... 750mW 18-pin PDIP (drat 15.mW/ o C aov 70 o C)... 10mW 18-pin SOIC (drat 15.7mW/ o C aov 70 o C)... 160mW 0-pin TSSOP (drat 11.1mW/ o C aov 70 o C)... 890mW 16-pin SSOP (drat 9.69mW/ o C aov 70 o C)... 775mW 16-pin PDIP (drat 14.3mW/ o C aov 70 o C)... 1150mW 16-pin Wid SOIC (drat 11.mW/ o C aov 70 o C)... 900mW 16-pin TSSOP (drat 10.5mW/ o C aov 70 o C)... 850mW 16-pin nsoic (drat 13.57mW/ C aov 70 C)... 1086mW NOT 1: V and V- can hav maximum magnituds of 7V, ut thir asolut diffrnc cannot xcd 13V. NOT : Drivr Input hystrsis is typically 50mV. Unlss othrwis notd, th following spcifications apply for V CC = 3.0V to 5.5V with T MB = T MIN to T MX, C 1 to C 4 = PRMTR MIN. TYP. MX. UNITS CONDITIONS DC CHRCTRISTICS Supply Currnt 0.3 1.0 m no load, T MB = 5 C, V CC = 3.3V, TxIN = V CC or GND Shutdown Supply Currnt 1.0 10 µ SHDN = GND, T MB = 5 C, V CC = 3.3V, TxIN = V CC or GND OGIC INPUTS ND RCIVR OUTPUTS Input ogic Thrshold OW GND 0.8 V TxIN, N, SHDN, Not Input ogic Thrshold HIGH.0 V CC V V CC = 3.3V, Not.4 V V CC = 5.0V, Not Input akag Currnt ±0.01 ±1.0 µ TxIN, N, SHDN, T MB = 5 C, V IN = 0V to V CC Output akag Currnt ±0.05 ±10 µ rcivrs disald, V OUT = 0V to V CC Output Voltag OW 0.4 V I OUT = 1.6m Output Voltag HIGH V CC -0.6 V CC -0.1 V I OUT = -1.0m DRIVR OUTPUTS Output Voltag Swing ±5.0 ±5.4 V 3k load to ground at all drivr outputs, T MB = 5 C Output Rsistanc 300 V CC = V = V- = 0V, T OUT = V Output Short-Circuit Currnt ±35 ±60 m V OUT = 0V CTRIC CHRCTRISTICS Output akag Currnt ±5 µ V OUT = ±1V,V CC = 0V, or 3.0V to 5.5V, drivrs disald Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

CTRIC CHRCTRISTICS Unlss othrwis notd, th following spcifications apply for V CC = 3.0V to 5.5V with T MB = T MIN to T MX, C 1 to C 4 =. Typical Valus apply at V CC = 3.3V or 5.5V and T MB = 5 o C. P RMTR M IN. T YP. MX. RCIVR INPUTS UNITS CONDITIONS Input Voltag Rang -5 5 V Input Thrshold OW 0. 6 0.8 1. 1.5 V V CC V CC =3.3V =5.0V Input Thrshold HIGH 1. 5 1.8.4.4 V V CC V CC =3.3V =5.0V Input Hystrsis 0. 3 V Input Rsistanc 3 5 7 k TIMING CHRCTRISTICS Maximum Data Rat 50 kps R = 3k, C =1000pF, on drivr switching Rcivr Propagation Dlay 0.15 0.15 µs t, RxIN to RxOUT, C =150pF PH, RxIN to RxOUT, C =150pF tph Rcivr Output nal Tim 00 ns Rcivr Output Disal Tim 00 ns Drivr Skw 100 ns Rcivr Skw 50 ns Transition-Rgion Slw Rat 30 V / µs tp H tp H - tph - t H P, T = 5 o C MB o V CC = 3.3V, R = 3K, T = 5 C, MB masurmnts takn from -3.0V to 3.0V or 3.0V to -3.0V Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 3

TYPIC PRFORMNC CHRCTRISTICS Unlss othrwis notd, th following prformanc charactristics apply for V CC = 3.3V, 50kps data rats, all drivrs loadd with 3k, charg pump capacitors, and T MB = 5 C. 6 30 Transmittr Output Voltag (V) 4 0 - -4 TxOUT TxOUT - T1 at 50Kps T at 15.6Kps ll TX loadd 3K // Coad -6 0 1000 000 3000 4000 5000 Slw rat (V/µs) 5 0 15 10 5 T1 at 50Kps T at 15.6Kps ll TX loadd 3K // Coad 0 0 500 1000 000 3000 4000 5000 - Slw Slw oad Capacitanc (pf) oad Capacitanc (pf) Figur 1. Transmittr Output Voltag vs oad Capacitanc. Figur. Slw Rat vs oad Capacitanc. Supply Currnt (m) 35 T1 at Full Data Rat 30 5 0 15 10 5 0 T at 1/16 Data Rat ll TX loadd 3K // Coad 50Kps 15Kps 0Kps 0 1000 000 3000 4000 5000 oad Capacitanc (pf) Supply Currnt (m) 16 14 1 10 8 6 4 1 Transmittr at 50Kps 1 Transmittr at 15.6Kps ll transmittrs loadd with 3K // 1000pf 0.7 3 3.5 4 4.5 5 Supply Voltag (V) Figur 3. Supply Currnt vs oad Capacitanc whn Transmitting Data. Figur 4. Supply Currnt vs Supply Voltag. Transmittr Output Voltag (V) 6 4 0 - -4 TxOUT T1 at 50Kps T at 15.6Kps ll TX loadd 3K // 1000 pf TxOUT - -6.7 3 3.5 4 4.5 5 Supply Voltag (V) Figur 5. Transmittr Output Voltag vs Supply Voltag. Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

PIN DSCRIPTION PIN NUMBR NM FUNCTION SP3B DIP/SO SSOP TSSOP SP33B N Rcivr nal. pply logic OW for normal opration. pply logic HIGH to disal th rcivr outputs (high-z stat). 1 1 - C 1 Positiv trminal of th voltag doulr charg-pump capacitor. 1 V 5.5V gnratd y th charg pump. 3 3 C 1- Ngativ trminal of th voltag doulr charg-pump capacitor. 4 4 3 C Positiv trminal of th invrting charg-pump capacitor. 5 5 4 C - Ngativ trminal of th invrting charg-pump capacitor. 6 6 5 V - -5.5V gnratd y th charg pump. 7 7 6 T 1OUT RS-3 drivr output. 15 17 14 T OUT RS-3 drivr output. 8 8 7 R 1IN RS-3 rcivr input. 14 16 13 R IN RS-3 rcivr input. 9 9 8 R 1OUT TT/CMOS rcivr output. 13 15 1 R OUT TT/CMOS rcivr output. 10 10 9 T 1IN TT/CMOS drivr input. 1 13 11 T IN TT/CMOS drivr input. 11 1 10 G ND Ground. 16 18 15 V CC 3.0V to 5.5V supply voltag 17 19 16 SHDN Shutdown Control Input. Driv HIGH for normal dvic opration. Driv OW to shutdown th drivrs (high-z output) and th on- oard powr supply. 18 0 - N.C. No Connct. - 11, 14 - Tal 1. Dvic Pin Dscription Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 5

1 0 3 4 19 18 17 5 6 7 SP3B 16 15 14 8 13 9 1 10 11 SHDN VCC GND T1OUT R1IN R1OUT N.C. T1IN TIN N.C. N C1 V C1- C C- V- TOUT RIN ROUT N C1 V C1- C C- V- TOUT RIN 1 18 3 4 17 16 15 5 6 7 SP3B 14 13 1 8 11 9 10 SHDN VCC GND T1OUT R1IN R1OUT T1IN TIN ROUT DIP/SO SSOP/TSSOP Figur 6. Pinout Configurations for th SP3B C1 V C1- C C- V- TOUT RIN 1 16 3 4 SP33B 15 14 13 5 6 7 1 11 10 8 9 VCC GND T1OUT R1IN R1OUT T1IN TIN ROUT Figur 7. Pinout Configuration for th SP33B Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

VCC VCC C5 C1 C 19 VCC SP3B SSOP TSSOP V V- 3 7 *C3 C4 C5 C1 C C1 4 C1-5 C 6 C- C1 4 C1-5 C 6 C- 17 VCC SP3B DIP/SO V V- 3 7 *C3 C4 OGIC INPUTS 13 T1IN 1 TIN T1OUT TOUT 17 8 RS-3 OUTPUTS OGIC INPUTS 1 T1IN 11 TIN T1OUT TOUT 15 8 RS-3 OUTPUTS OGIC OUTPUTS 15 R1OUT 10 ROUT 1 GND 18 5k 5k R1IN RIN 16 N 0 SHDN 9 RS-3 INPUTS *can rturnd to ithr VCC or GND OGIC OUTPUTS 13 R1OUT 10 ROUT 1 GND 16 5k 5k R1IN RIN 14 N 18 SHDN 9 RS-3 INPUTS *can rturnd to ithr VCC or GND Figur 8. SP3B Typical Oprating Circuits VCC C5 C1 C 1 C1 3 C1-4 C 5 C- 16 VCC SP33B V V- 6 *C3 C4 OGIC INPUTS 11 T1IN 10 TIN T1OUT TOUT 14 7 RS-3 OUTPUTS OGIC OUTPUTS 1 R1OUT R1IN 13 5k 9 ROUT RIN 8 5k RS-3 INPUTS GND 15 *can rturnd to ithr VCC or GND Figur 9. SP33B Typical Oprating Circuit Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

DSCRIPTION Th SP3B/33B transcivrs mt th I/TI-3 and V.8/V.4 communication protocols and can implmntd in attrypowrd, portal, or hand-hld applications such as notook or palmtop computrs. Th SP3B/33B dvics all fatur Sipx's propritary on-oard charg pump circuitry that gnrats x V CC for RS-3 voltag lvls from a singl 3.0V to 5.5V powr supply. This sris is idal for 3.3V-only systms, mixd 3.3V to 5.5V systms, or 5.0V-only systms that rquir tru RS-3 prformanc. Th SP3B/33B sris hav drivrs that oprat at a typical data rat of 50kps fully loadd. Th SP3B and SP33B ar -drivr/- rcivr dvics idal for portal or hand-hld applications. Th SP3B faturs a 1µ shutdown mod that rducs powr consumption and xtnds attry lif in portal systms. Its rcivrs rmain activ in shutdown mod, allowing xtrnal dvics such as modms to monitord using only 1µ supply currnt. THORY OF OPRTION Th SP3B/33B sris ar mad up of thr asic circuit locks: 1. Drivrs,. Rcivrs, and 3. th Sipx propritary charg pump. Drivrs Th drivrs ar invrting lvl transmittrs that convrt TT or CMOS logic lvls to ±5.0V I/TI-3 lvls invrtd rlativ to th input logic lvls. Typically, th RS-3 output voltag swing is ±5.5V with no load and at last ±5V minimum fully loadd. Th drivr outputs ar protctd against infinit short-circuits to ground without dgradation in rliaility. Drivr outputs will mt I/TI-56 lvls of ±3.7V with supply voltags as low as.7v. Th drivrs can guarant a data rat of 50kps fully loadd with 3K in paralll with 1000pF, nsuring compatiility with PC-to-PC communication softwar. Th slw rat of th drivr output is intrnally limitd to a maximum of 30V/µs in ordr to mt th I standards (I RS-3D.1.7, Paragraph 5). Th transition of th loadd output from HIGH to OW also mts th monotonicity rquirmnts of th standard. Figur 10 shows a loopack tst circuit usd to th RS-3 drivrs. Figur 11 shows th tst rsults of th loopack circuit with all drivrs activ at 10kps with RS-3 loads in paralll with 1000pF capacitors. Figur 1 shows th tst rsults whr on drivr was activ at 50kps and all drivrs loadd with an RS-3 rcivr in paralll with a 1000pF capacitor. solid RS-3 data transmission rat of 50kps provids compatiility with many dsigns in prsonal computr priphrals and N applications. Th SP3B drivr's output stags ar turnd off (tri-stat) whn th dvic is in shutdown mod. Whn th powr is off, th SP3B dvic prmits th outputs to drivn up to ±1V. Th drivr's inputs do not hav pull-up rsistors. Dsignrs should connct unusd inputs to V CC or GND. In th shutdown mod, th supply currnt falls to lss than 1µ, whr SHDN = OW. Whn th SP3B dvic is shut down, th dvic's drivr outputs ar disald (tri-statd) and th charg pumps ar turnd off with V pulld down to V CC and V- pulld to GND. Th tim rquird to xit shutdown is typically 100µs. Connct SHDN to V CC if th shutdown mod is not usd. Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

VCC C5 VCC C1 C C1 C1- C C- SP3B SP33B V V- C3 C4 OGIC INPUTS TxIN TxOUT OGIC OUTPUTS RxOUT 5k RxIN N* *SHDN VCC GND 1000pF * SP3B only Figur 10. SP3B/33B Drivr oopack Tst Circuit Figur 11. Drivr oopack Tst Rsults at 10kps Figur 1. Drivr oopack Tst Rsults at 50 kps Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

Rcivrs Th rcivrs convrt I/TI-3 lvls to TT or CMOS logic output lvls. Th SP3B rcivrs hav an invrting tri-stat output. Ths rcivr outputs (RxOUT) ar tristatd whn th nal control N = HIGH. In th shutdown mod, th rcivrs can activ or inactiv. N has no ffct on TxOUT. Th truth tal logic of th SP3B drivr and rcivr outputs can found in Tal. Sinc rcivr input is usually from a transmission lin whr long cal lngths and systm intrfrnc can dgrad th signal, th inputs hav a typical hystrsis margin of 300mV. This nsurs that th rcivr is virtually immun to noisy transmission lins. Should an input lft unconnctd, a 5k pulldown rsistor to ground will commit th output of th rcivr to a HIGH stat. Charg Pump Th charg pump is a Sipxpatntd dsign (5,306,954) and uss a uniqu approach compard to oldr lssfficint dsigns. Th charg pump still rquirs four xtrnal capacitors, ut uss a fourphas voltag shifting tchniqu to attain symmtrical 5.5V powr supplis. Th intrnal powr supply consists of a rgulatd dual charg pump that provids output voltags 5.5V rgardlss of th input voltag (V CC ) ovr th 3.0V to 5.5V rang. In most circumstancs, dcoupling th powr supply can achivd adquatly using a ypass capacitor at C5 (rfr to Figurs 8 and 9). SHDN N TxOUT 0 0 Tri-stat 0 1 Tri-stat 1 0 ctiv 1 1 ctiv RxOUT ctiv Tri-stat ctiv Tri-stat Tal. SP3B Truth Tal ogic for Shutdown and nal Control In applications that ar snsitiv to powr-supply nois, dcoupl V CC to ground with a capacitor of th sam valu as charg-pump capacitor C1. Physically connct ypass capacitors as clos to th IC as possil. Th charg pumps oprat in a discontinuous mod using an intrnal oscillator. If th output voltags ar lss than a magnitud of 5.5V, th charg pumps ar nald. If th output voltag xcd a magnitud of 5.5V, th charg pumps ar disald. This oscillator controls th four phass of th voltag shifting. dscription of ach phas follows. Phas 1 V SS charg storag During this phas of th clock cycl, th positiv sid of capacitors C 1 and C ar initially chargd to V CC. C l is thn switchd to GND and th charg in C 1 is transfrrd to C. Sinc C is connctd to V CC, th voltag potntial across capacitor C is now tims V CC. Phas V SS transfr Phas two of th clock conncts th ngativ trminal of C to th V SS storag capacitor and th positiv trminal of C to GND. This transfrs a ngativ gnratd voltag to C 3. This gnratd voltag is rgulatd to a minimum voltag of -5.5V. Simultanous with th transfr of th voltag to C 3, th positiv sid of capacitor C 1 is switchd to V CC and th ngativ sid is connctd to GND. Phas 3 V DD charg storag Th third phas of th clock is idntical to th first phas th charg transfrrd in C 1 producs V CC in th ngativ trminal of C 1, which is applid to th ngativ sid of capacitor C. Sinc C is at V CC, th voltag potntial across C is tims V CC. Phas 4 V DD transfr Th fourth phas of th clock conncts th ngativ trminal of C to GND, and transfrs this positiv gnratd voltag across C to C 4, th V DD storag capacitor. Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 10

This voltag is rgulatd to 5.5V. t this voltag, th intrnal oscillator is disald. Simultanous with th transfr of th voltag to C 4, th positiv sid of capacitor C 1 is switchd to V CC and th ngativ sid is connctd to GND, allowing th charg pump cycl to gin again. Th charg pump cycl will continu as long as th oprational conditions for th intrnal oscillator ar prsnt. Sinc oth V and V ar sparatly gnratd from V CC ; in a noload condition V and V will symmtrical. Oldr charg pump approachs that gnrat V from V will show a dcras in th magnitud of V compard to V du to th inhrnt infficincis in th dsign. Th clock rat for th charg pump typically oprats at 50kHz. Th xtrnal capacitors can as low as with a 16V rakdown voltag rating. SD Tolranc Th SP3B/33B sris incorporats ruggdizd SD clls on all drivr output and rcivr input pins. Th SD structur is improvd ovr our prvious family for mor ruggd applications and nvironmnts snsitiv to lctrostatic dischargs and associatd transints. Th improvd SD tolranc is at last ±15kV without damag nor latch-up. Thr ar diffrnt mthods of SD tsting applid: a) MI-STD-883, Mthod 3015.7 ) IC1000-4- ir-discharg c) IC1000-4- Dirct Contact Th Human Body Modl has n th gnrally accptd SD tsting mthod for smiconductors. This mthod is also spcifid in MI-STD- 883, Mthod 3015.7 for SD tsting. Th prmis of this SD tst is to simulat th human ody s potntial to stor lctrostatic nrgy and discharg it to an intgratd circuit. Th simulation is prformd y using a tst modl as shown in Figur 18. This mthod will tst th IC s capaility to withstand an SD transint during normal handling such as in manufacturing aras whr th ICs tnd to handld frquntly. Th IC-1000-4-, formrly IC801-, is gnrally usd for tsting SD on quipmnt and systms. For systm manufacturrs, thy must guarant a crtain amount of SD protction sinc th systm itslf is xposd to th outsid nvironmnt and human prsnc. Th prmis with IC1000-4- is that th systm is rquird to withstand an amount of static lctricity whn SD is applid to points and surfacs of th quipmnt that ar accssil to prsonnl during normal usag. Th transcivr IC rcivs most of th SD currnt whn th SD sourc is applid to th connctor pins. Th tst circuit for IC1000-4- is shown on Figur 19. Thr ar two mthods within IC1000-4-, th ir Discharg mthod and th Contact Discharg mthod. With th ir Discharg Mthod, an SD voltag is applid to th quipmnt undr tst (UT) through air. This simulats an lctrically chargd prson rady to connct a cal onto th rar of th systm only to find an unplasant zap just for th prson touchs th ack panl. Th high nrgy potntial on th prson dischargs through an arcing path to th rar panl of th systm for h or sh vn touchs th systm. This nrgy, whthr dischargd dirctly or through air, is prdominantly a function of th discharg currnt rathr than th discharg voltag. Varials with an air discharg such as approach spd of th ojct carrying th SD potntial to th systm and humidity will tnd to chang th discharg currnt. For xampl, th ris tim of th discharg currnt varis with th approach spd. Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 11

V CC = 5V 5V C 1 C 5V 5V C 4 C 3 V DD Storag Capacitor V SS Storag Capacitor Figur 13. Charg Pump Phas 1 V CC = 5V C 1 C 10V C 4 C 3 V DD Storag Capacitor V SS Storag Capacitor Figur 14. Charg Pump Phas [ T ] 6V a) C GND 1 T GND ) C- -6V T Ch1.00V Ch.00V M 1.00µs Ch1 5.48V Figur 15. Charg Pump Wavforms V CC = 5V 5V C 1 C 5V 5V C 4 C 3 V DD Storag Capacitor V SS Storag Capacitor Figur 16. Charg Pump Phas 3 V CC = 5V 10V C 1 C C 4 C 3 V DD Storag Capacitor V SS Storag Capacitor Figur 17. Charg Pump Phas 4 Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 1

R C R S SW1 SW DC Powr Sourc C S Dvic Undr Tst Figur 18. SD Tst Circuit for Human Body Modl Th Contact Discharg Mthod applis th SD currnt dirctly to th UT. This mthod was dvisd to rduc th unprdictaility of th SD arc. Th discharg currnt ris tim is constant sinc th nrgy is dirctly transfrrd without th air-gap arc. In situations such as hand hld systms, th SD charg can dirctly dischargd to th quipmnt from a prson alrady holding th quipmnt. Th currnt is transfrrd on to th kypad or th srial port of th quipmnt dirctly and thn travls through th PCB and finally to th IC. Th circuit modls in Figurs 18 and 19 rprsnt th typical SD tsting circuits usd for all thr mthods. Th C S is initially chargd with th DC powr supply whn th first switch (SW1) is on. Now that th capacitor is chargd, th scond switch (SW) is on whil SW1 switchs off. Th voltag stord in th capacitor is thn applid through R S, th currnt limiting rsistor, onto th dvic undr tst (DUT). In SD tsts, th SW switch is pulsd so that th dvic undr tst rcivs a duration of voltag. R RCC R S Contact-Discharg Modul R V SW1 SW DC Powr Sourc C S Dvic Undr Tst R S and R V add up to 330 for IC1000-4-. Figur 19. SD Tst Circuit for IC1000-4- Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 13

For th Human Body Modl, th currnt limiting rsistor (R S ) and th sourc capacitor (C S ) ar 1.5k an 100pF, rspctivly. For IC-1000-4-, th currnt limiting rsistor (R S ) and th sourc capacitor (C S ) ar 330 an 150pF, rspctivly. Th highr C S valu and lowr R S valu in th IC1000-4- modl ar mor stringnt than th Human Body Modl. Th largr storag capacitor injcts a highr voltag to th tst point whn SW is switchd on. Th lowr currnt limiting rsistor incrass th currnt charg onto th tst point. I 30 15 0 t=0ns t t=30ns Figur 0. SD Tst Wavform for IC1000-4- Dvic Pin Human Body IC1000-4- Tstd Modl ir Discharg Dirct Contact vl Drivr Outputs ±15kV ±15kV ±8kV 4 Rcivr Inputs ±15kV ±15kV ±8kV 4 Tal 3. Transcivr SD Tolranc vls Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 14

N D S DTI 1 1 INDX R D x 1 NX R R1 Gaug Plan Saing Plan Ø DTI 0 Pin SSOP JDC MO-153 () Variation SYMBO MIN NOM MX - - 1 0.05 - - 1.65 1.75 1.85 0. - 0.38 c 0.09-0.5 D 6.9 7. 7.5 7.4 7.8 8. 1 5 5.3 5.6 0.55 0.75 0.95 ø 0º 1.5 RF 4º 8º WITH D FINISH c 1 Sating Plan Not: Dimnsions in (mm) BS MT Sction - 0 PIN SSOP Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 15

N D S DTI 1 1 INDX R D x 1 NX R R1 Gaug Plan Saing Plan Ø DTI 16 Pin SSOP JDC MO-153 (C) Variation SYMBO MIN NOM MX - - 1 0.05 - - 1.65 1.75 1.85 0. - 0.38 c 0.09-0.5 D 5.9 6. 6.5 7.4 7.8 8. 1 5 5.3 5.6 0.55 0.75 0.95 ø 0º 1.5 RF 4º 8º WITH D FINISH 1 Sating Plan Not: Dimnsions in (mm) c BS MT Sction - Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 16

1 INDX R 1 c 1 3 TOP VIW B FRONT VIW SID VIW D Bas Plan D1 3 1 Sating Plan SYMBO PDIP JDC MS-001 VRITION BB N = 1 Pins Dimnsions in Inchs: Controlling Dimnsion Dimnsions in Millimtrs Convrsion Factor: 1 Inch = 5.0 mm MIN NOM MX MIN NOM MX - - 0.10 - - 5.33 1 0.015 - - 0.3 - - 0.115 0.130 0.195. 3.30.5 0.014 0.018 0.0 0.3 0. 0.5 0.045 0.060 0.070 1.1 1.5 1. 3 0.030 0.039 0.045 0. 0. 1.1 c 0.008 0.010 0.014 0.0 0.5 0.3 D1 0.005 - - 0.00 - - 0.300 0.310 0.35... 1 0.40 0.50 0.80.10.35.11 0.100 BSC 0.004 BSC 0.300 BSC 0.01 BSC B - - 0.430 - - 10. 0.115 0.130 0.150. 3.30 3.1 D 0.735 0.755 0.775 1. 1.1 1. SIPX Pkg Signoff Dat/Rv: J Nov1-05/ Rv Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 17

D 1 D1 3 INDX R N 1 3 N/ 1 18 PIN PDIP JDC MS-001 (C) Variation SYMBO MIN NOM MX - - 0.1 1 0.15 - - 0.115 0.13 0.195 0.014 0.018 0.0 0.045 0.06 0.07 3 0.3 0.039 0.045 c 0.008 0.01 0.014 D 0.88 0.9 0.9 D1 0.005 - - 0.3 0.31 0.35 1 0.4 0.5 0.8 B -.100 BSC.300 BSC - 0.43 0.115 0.13 0.15 Not: Dimnsions in (mm) C c B Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 18

D SID VIW / 1/ 1 1 Sating Plan INDX R (0.5D X 0.51) TOP VIW 1 3 () FRONT VIW Gaug Plan h h ø1 ø R1 R ø Sating Plan ø1 c 1 PIN WSOIC JDC MS-013 Variation Dimnsions in Inchs Convrsion Factor: SYMBO Dimnsions in Millimtrs: Controlling Dimnsion 1 Inch = 5.0 mm MIN NOM MX MIN NOM MX.35 -.65 0.093-0.104 1 0.10-0.30 0.004-0.01.05 -.55 0.081-0.100 0.31-0.51 0.01-0.00 c 0.0-0.33 0.008-0.013 1 h 0.5 10.30 BSC 7.50 BSC 1.7 BSC - 0.75 0.010 0.406 BSC 0.95 BSC 0.050 BSC - 0.030 0.40-1.7 0.016-0.050 R 0.07 1.40 RF 0.5 BSC - - 0.003 0.055 RF 0.010 BSC - - R1 0.07 - - 0.003 - - ø 0º - 8º 0º - 8º ø1 5º - 15º 5º - 15º ø 0º - - 0º - - D 10.30 RF 0.405 RF SIPX Pkg Signoff Dat/Rv: J Oct11-05/ Rv Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 19

D Ø1 / 1 Gaug Plan 1/ Sating Plan Ø1 Ø INDX R (D/ X 1/) 1 3 VIW C TOP VIW B B S VIW C 18 Pin WSOIC JDC MS-013 (B) Variation SYMBO MIN NOM MX.350 -.650 1 0.100-0.300.050 -.550 0.310-0.510 c 0.00-0.330 D 1 0.400 11.55 BSC 10.30 DSC 7.50 BSC 1.7 BSC - 1.70 ø 0º 1.04 RF 0.5 BSC - 8º ø1 5º - 15º 1 WITH PTING c SID VIW Sating Plan Not: Dimnsions in (mm) BS MT SCTION B-B Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 0

D Ø1 / 1 1/ Sating Plan Ø1 Gaug Plan Ø INDX R (D/ X 1/) 1 3 TOP VIW VIW C B 16 Pin SOIC JDC MS-013 () Variation SYMBO MIN NOM MX.35 -.65 1 0.1-0.3.05 -.55 0.31-0.51 c 0. - 0.33 D 1 0.4 10.30 BSC 10.30 DSC 7.50 BSC 1.7 BSC - 1.7 ø 0º 1.04 RF 0.5 BSC - 8º ø1 5º - 15º 1 B SID VIW S VIW C Sating Plan Not: Dimnsions in (mm) WITH PTING c BS MT SCTION B-B Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 1

D Ø 1 1 INDX R D x 1 Saing Plan Ø3 DTI Ø1 S DTI 1 Sating Plan B B 16 Pin TSSOP JDC MO-153 (B) Variation SYMBO MIN NOM MX - - 1. 1 0.05-0.15 0.8 1 1.05 0.19-0.3 c 0.09-0. D 4.9 5 5.1 1 4.3 6.40 BSC 4.4 4.5 Ø1 0º 0.65 BSC 4º 8º ø ø3 0.45 1º RF 1º RF 0.6 0.75 1.00 RF C Sction B-B Not: Dimnsions in (mm) Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation

D Ø 1 Saing Plan Ø Ø 1 INDX R D x 1 DTI S DTI B B 0 Pin TSSOP JDC MO-153 (C) Variation SYMBO MIN NOM MX - - 1. 1 0.05-0.15 0.8 1 1.05 0.19-0.3 c 0.09-0. D 6.4 6.5 6.6 1 4.3 6.40 BSC 4.4 4.5 Ø1 0º 0.65 BSC - 8º ø ø3 0.45 1º RF 1º RF 0.6 0.75 1.00 RF C Sction B-B Not: Dimnsions in (mm) Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 3

D SID VIW / 1 1 Sating Plan INDX R (D/ X 1/) TOP VIW 1 3 1/ () h ø1 h ø R1 Gaug Plan R ø Sating Plan ø1 c FRONT VIW SYMBO 1 Pin NSOIC JDC MS-01 Variation C Dimnsions in Millimtrs: Controlling Dimnsion Dimnsions in Inchs Convrsion Factor: 1 Inch = 5.0 mm MIN NOM MX MIN NOM MX 1.35-1.75 0.053-0.069 1 0.10-0.5 0.004-0.010 1.5-1.65 0.049-0.065 0.31-0.51 0.01-0.00 c 0.17-0.5 0.007-0.010 1 h 0.5 6.00 BSC 3.90 BSC 1.7 BSC 0.50 0.010 0.36 BSC 0.154 BSC 0.050 BSC - 0.00 0.40-1.7 0.016-0.050 1.04 RF 0.5 BSC 0.041 RF 0.010 BSC R 0.07 - - 0.003 - - R1 0.07 - - 0.003 - - ø 0º - 8º 0º - 8º ø1 5º - 15º 5º - 15º ø 0º - - 0º - - D.0 BSC 0.390 BSC SIPX Pkg Signoff Dat/Rv: J Oct1-05 / Rv Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 4

Dat:11/0/05 SP3B/SP33B Tru 3.0V to 5.5V RS-3 Transcivrs Copyright 005 Sipx Corporation 5 0 Part Numr Tmpratur Rang Packag Typ SP3BC... 0 C to 70 C... 0-Pin SSOP SP3BC/TR... 0 C to 70 C... 0-Pin SSOP SP3BCP... 0 C to 70 C... 18-Pin PDIP SP3BCT... 0 C to 70 C... 18-Pin WSOIC SP3BCT/TR... 0 C to 70 C... 18-Pin WSOIC SP3BCY... 0 C to 70 C... 0-Pin TSSOP SP3BCY/TR... 0 C to 70 C... 0-Pin TSSOP SP3B... -40 C to 85 C... 0-Pin SSOP SP3B/TR... -40 C to 85 C... 0-Pin SSOP SP3BP... -40 C to 85 C... 18-Pin PDIP SP3BT... -40 C to 85 C... 18-Pin WSOIC SP3BT/TR... -40 C to 85 C... 18-Pin WSOIC SP3BY... -40 C to 85 C... 0-Pin TSSOP SP3BY/TR... -40 C to 85 C... 0-Pin TSSOP SP33BC... 0 C to 70 C... 16-Pin SSOP SP33BC/TR... 0 C to 70 C... 16-Pin SSOP SP33BCP... 0 C to 70 C... 16-Pin PDIP SP33BCT... 0 C to 70 C... 16-Pin WSOIC SP33BCT/TR... 0 C to 70 C... 16-Pin WSOIC SP33BCN... 0 C to 70 C... 16-Pin NSOIC SP33BCN/TR... 0 C to 70 C... 16-Pin NSOIC SP33BCY... 0 C to 70 C... 16-Pin TSSOP SP33BCY/TR... 0 C to 70 C... 16-Pin TSSOP SP33B... -40 C to 85 C... 16-Pin SSOP SP33B/TR... -40 C to 85 C... 16-Pin SSOP SP33BP... -40 C to 85 C... 16-Pin PDIP SP33BT... -40 C to 85 C... 16-Pin WSOIC SP33BT... -40 C to 85 C... 16-Pin WSOIC SP33BN... -40 C to 85 C... 16-Pin NSOIC SP33BN/TR... -40 C to 85 C... 16-Pin NSOIC SP33BY... -40 C to 85 C... 16-Pin TSSOP SP33BY/TR... -40 C to 85 C... 16-Pin TSSOP vailal in lad fr packaging. To ordr add "-" suffix to part numr. xampl: SP33BN/TR = standard; SP33BN-/TR = lad fr /TR = Tap and Rl ORDRING INFORMTION Pack quantity is 1,500 for WSOIC, SSOP or 0 pin TSSOP and,500 for NSOIC or 16 pin TSSOP. CICK HR TO ORDR SMPS Corporation NOG XCNC Hadquartrs and Sals Offic 33 South Hillviw Driv Milpitas, C 95035 T: (408) 934-7500 FX: (408) 935-7600 Sipx Corporation rsrvs th right to mak changs to any products dscrid hrin. Sipx dos not assum any liaility arising out of th application or us of any product or circuit dscrid hrin; nithr dos it convy any licns undr its patnt rights nor th rights of othrs.