PROCESS AND DEVICE SIMULATION OF 80NM CMOS INVERTER USING SENTAURUS SYNOPSYS TCAD

Similar documents
Topic 3. CMOS Fabrication Process

Layout of a Inverter. Topic 3. CMOS Fabrication Process. The CMOS Process - photolithography (2) The CMOS Process - photolithography (1) v o.

Design cycle for MEMS

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

Cost Effective Mask Design in CMOS Transistor Fabrication for Undergraduates Program

The Design and Realization of Basic nmos Digital Devices

Future MOSFET Devices using high-k (TiO 2 ) dielectric

Lecture 0: Introduction

FABRICATION OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

Chapter 3 Basics Semiconductor Devices and Processing

Chapter 3: Basics Semiconductor Devices and Processing 2006/9/27 1. Topics

CMOS Digital Integrated Circuits Lec 2 Fabrication of MOSFETs

Basic Fabrication Steps

Design and Analysis of Double Gate MOSFET Devices using High-k Dielectric

INTRODUCTION TO MOS TECHNOLOGY

CHAPTER 6 DIGITAL CIRCUIT DESIGN USING SINGLE ELECTRON TRANSISTOR LOGIC

Notes. (Subject Code: 7EC5)

SCALING AND NUMERICAL SIMULATION ANALYSIS OF 50nm MOSFET INCORPORATING DIELECTRIC POCKET (DP-MOSFET)

Shorthand Notation for NMOS and PMOS Transistors

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

MOSFET & IC Basics - GATE Problems (Part - I)

EE4800 CMOS Digital IC Design & Analysis. Lecture 1 Introduction Zhuo Feng

Channel Engineering for Submicron N-Channel MOSFET Based on TCAD Simulation

NAME: Last First Signature

4H-SiC V-Groove Trench MOSFETs with the Buried p + Regions

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

420 Intro to VLSI Design

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

2014, IJARCSSE All Rights Reserved Page 1352

Semiconductor Physics and Devices

Substrate Bias Effects on Drain Induced Barrier Lowering (DIBL) in Short Channel NMOS FETs

INTRODUCTION: Basic operating principle of a MOSFET:

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

Charge Injection and Clock Feedthrough

INTERNATIONAL JOURNAL OF APPLIED ENGINEERING RESEARCH, DINDIGUL Volume 1, No 3, 2010

ECE 340 Lecture 37 : Metal- Insulator-Semiconductor FET Class Outline:

Improved Inverter: Current-Source Pull-Up. MOS Inverter with Current-Source Pull-Up. What else could be connected between the drain and V DD?

Semiconductor TCAD Tools

VLSI Design. Introduction

Performance Evaluation of MISISFET- TCAD Simulation

An introduction to Depletion-mode MOSFETs By Linden Harrison

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

EECS130 Integrated Circuit Devices

CMOS Technology. 1. Why CMOS 2. Qualitative MOSFET model 3. Building a MOSFET 4. CMOS logic gates. Handouts: Lecture Slides. metal ndiff.

+1 (479)

EE5320: Analog IC Design

VLSI Design. Introduction

Optimization of Threshold Voltage for 65nm PMOS Transistor using Silvaco TCAD Tools

Microelectronics Circuit Analysis and Design. MOS Capacitor Under Bias: Electric Field and Charge. Basic Structure of MOS Capacitor 9/25/2013

Performance investigations of novel dual-material gate (DMG) MOSFET with dielectric pockets (DP)

Chapter 2 : Semiconductor Materials & Devices (II) Feb

Characterization of Variable Gate Oxide Thickness MOSFET with Non-Uniform Oxide Thicknesses for Sub-Threshold Leakage Current Reduction

Gallium nitride (GaN)

EECE 481. MOS Basics Lecture 2

Lecture 33 - The Short Metal-Oxide-Semiconductor Field-Effect Transistor (cont.) April 30, 2007

EE 330 Lecture 7. Design Rules. IC Fabrication Technology Part 1

TECHNO INDIA BATANAGAR (DEPARTMENT OF ELECTRONICS & COMMUNICATION ENGINEERING) QUESTION BANK- 2018

CHAPTER 2 LITERATURE REVIEW

CHAPTER 3 TWO DIMENSIONAL ANALYTICAL MODELING FOR THRESHOLD VOLTAGE

Lecture 4 - Digital Representations III + Transistors

Lecture-45. MOS Field-Effect-Transistors Threshold voltage

UNIT III VLSI CIRCUIT DESIGN PROCESSES. In this chapter we will be studying how to get the schematic into stick diagrams or layouts.

Digital Electronics. By: FARHAD FARADJI, Ph.D. Assistant Professor, Electrical and Computer Engineering, K. N. Toosi University of Technology

Microelectronics Circuit Analysis and Design

ECE/CoE 0132: FETs and Gates

UNIT-VI FIELD EFFECT TRANSISTOR. 1. Explain about the Field Effect Transistor and also mention types of FET s.

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

UNIT-1 Bipolar Junction Transistors. Text Book:, Microelectronic Circuits 6 ed., by Sedra and Smith, Oxford Press

2.8 - CMOS TECHNOLOGY

Semiconductor Devices

Lecture 4. MOS transistor theory

EFFECT OF THRESHOLD VOLTAGE AND CHANNEL LENGTH ON DRAIN CURRENT OF SILICON N-MOSFET

ESE370: Circuit-Level Modeling, Design, and Optimization for Digital Systems. Today. Variation. Variation. Process Corners.

Field-Effect Transistor (FET) is one of the two major transistors; FET derives its name from its working mechanism;

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

ELEC 350L Electronics I Laboratory Fall 2012

EECS130 Integrated Circuit Devices

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families

Characterization of SOI MOSFETs by means of charge-pumping

EMT 251 Introduction to IC Design

problem grade total

EE105 Fall 2015 Microelectronic Devices and Circuits: MOSFET Prof. Ming C. Wu 511 Sutardja Dai Hall (SDH)

Session 10: Solid State Physics MOSFET

UNIT 3: FIELD EFFECT TRANSISTORS

Device Technologies. Yau - 1

Integrated diodes. The forward voltage drop only slightly depends on the forward current. ELEKTRONIKOS ĮTAISAI

MOS TRANSISTOR THEORY

Chapter 15 Summary and Future Trends

EE301 Electronics I , Fall

Advantage of Having Large Numbers of Function on a Single Chip. Less Area occupied Less power Consumption Higher Speed Higher Reliability Economical

Semiconductor Memory: DRAM and SRAM. Department of Electrical and Computer Engineering, National University of Singapore

FUNDAMENTALS OF MODERN VLSI DEVICES

The Design of SET-CMOS Hybrid Logic Style of 1-Bit Comparator

EE 42/100 Lecture 23: CMOS Transistors and Logic Gates. Rev A 4/15/2012 (10:39 AM) Prof. Ali M. Niknejad

Transcription:

052 PROCESS AND DEVICE SIMULATION OF 80NM CMOS INVERTER USING SENTAURUS SYNOPSYS TCAD Muhammad Suhaimi Sulong, Asyiatul Asyikin Jamry, Siti Maryaton Shuadah Shuib, Rahmat Sanudin, Marlia Morsin, Mohd Zainizan Sahdan Microelectronics & Nanotechnology-Shamsuddin Research Centre, Faculty of Electrical and Electronics Engineering, University Tun Hussein Onn Malaysia, 86400 Parit Raja, Johor, Malaysia. Email: msuhaimi@uthm.edu.my ABSTRACT Nowadays, the simple manufacturing process of CMOS transistor is widely used in digital design implementation. Using the latest technology in fabrication, the sizes of semiconductor devices are ever shrinking toward the nanotechnology. This paper presents the development of 80nm gate length of CMOS inverter with modification of the theoretical values in order to obtained more accurate process parameters. Simulation of the process and device fabrication using Sentaurus Synopsys TCAD has been carried out and the electrical characteristics of the device were studied and analyzed. The result of the study indicates that the operational of CMOS inverter was at V T = 0.499V, I off =79.08pA/ m and I DSAT = 429.3 A/ m for NMOS device. The values were then compared with 90nm CMOS inverter. The study also found that the leakage current of 80nm CMOS transistor is almost twice higher than 90nm CMOS transistor. Keywords: CMOS, gate length, Sentaurus Synopsys TCAD, nanotechnology. INTRODUCTION Microelectronics has evolved tremendously in the last century [1]. Nowadays, the simple manufacturing process of CMOS transistor is widely used in digital design implementation. Using the latest technology in fabrication, the sizes of semiconductor devices are ever shrinking toward the nanotechnology. The MOS transistor is extensively used in digital circuits because it is a very good and efficient switch. By designing the MOS transistor in smaller gate length size, automatically the better the transistor in speed. This strategy has been driven by the increased performance that smaller devices make possible and the increased functionality that larger chips provided. Currently, NMOS and PMOS transistor is the most important device to create the CMOS circuit. CMOS has been used widely in electronic device, which is many CMOS circuit has been designed such as inverter, logic gate, multiplexer, memory and etc. CMOS is under MOSFET family and it provides both NMOS and PMOS on the same chip. The main reasons for the success of CMOS are low power consumption and good noise immunity [2]. Others are low supply voltage, low leakage current, high speed performance, less transit time and etc [3]. In fact, currently only CMOS technology is used in advanced integrated-circuit (IC). In this paper, 80nm CMOS inverter with normal standard process device development using Sentaurus Synopsys TCAD software have been analyzed and characterized. The standard process of 90nm CMOS inverter was followed. The performance of these devices has been verified via simulation in operation as a transistor. The process was divided to two main parts; device simulation program and process simulation program. In the device simulation, there were discovered a few difference sub-program that was used to simulate a semiconductor designing characteristics. In the process simulation the program was same as device simulation, while it was used to simulate all the fabrication process in step by step. The classification of the project was in term of mirage fabrication project because all the semiconductor result and it characteristics depend on the computer simulation. ISBN 978-983-43571-3-9 2008 FEIIC 427

PROCESS FLOW The process flow for 80nm CMOS device was developed using Sentaurus Synopsys TCAD software with several stages as illustrated in Figure 1. The simulation starts with the bare wafer and finishes with device structure. Implantation, diffusion, etching, growth, and deposition process are simulated on a microscopic level. Figure 1: Process flow of Sentaurus Synopsys TCAD The process flow in this project represents a generic 80 nm technology node and it follows the common CMOS process flow. The major process steps are [4]: 1. Well definition. 2. Gate oxide growth. 3. Polysilicon gate definition. 4. Polysilicon gate reoxidation. 5. Offset spacer creation. 6. Halo implant. 7. Source drain extension implants. 8. First spike anneal. 9. Spacer creation. 10. Source drain implants. 11. Second spike anneal. 12. Metallization. The process start with boron-doped p-type silicon as a bare wafer then an oxide layer are grown, followed by applied of photoresist, PR developed, oxide etched, PR removed, phosphorus diffused, field oxide grown, PR applied, PR developed against, oxide etched, PR stripped, PR removed, aluminium film deposited, PR applied against, PR developed and aluminium interconnect etching (metallization). After the final PR stripping, all the NMOS fabrication steps are completed. All major processing steps are defined as separate local macros. The major process step are defined as well definition (n-well formation), then gate oxide growth in area where silicon nitride was removed (silicon nitride impedes oxide growth). Then polysilicon gate was defined and reoxidation where a high quality thin oxide was grown in the active area. The polysilicon layer was usually arsenic doped (n-type). The photolithography in this step was the most demanding since it required the finest resolution is to create the narrow MOS channels. 428 ISBN 978-983-43571-3-9 2008 FEIIC

Offset-spacer is to define the n and p diffusion. The process source-drain extension implants, first and second spike anneal in this project were for defined the contact holes which is a thin layer of CVD oxide is deposited over the entire wafer to pattern the contact holes. Etching opens the holes. Last process before run this recipe was metallization. A thin layer of aluminium was evaporated or sputtered onto the wafer used to pattern the interconnection.. RESULTS AND DISCUSSIONS The model of 80nm NMOS and PMOS transistor in two dimensions (2D) as shown in Figure 2(a) and 1(b) respectively was the result from the process simulation in the Tecplot SV. Both devices were defined from CMOS inverter via Ligament Layout Editor as shown in Figure 3. (a) Figure 2: a) 80nm NMOS transistor, b) 80nm PMOS transistor (b) Figure 3: An 80nm CMOS transistor with a parameterized layout Referring to Figure 3, the two horizontal black lines show the cut lines that define the 2D areas for the NMOS and PMOS devices. The vertical line defines the parameterization; the layout is stretched as a function of the parameter gate length (l gate ) [4]. The electrical characteristic of the NMOS and PMOS transistor can be explain by the graph of I D -V D and I D -V G curve that had run in the INSPECT of the Sentaurus WorkBench (SWB). These graphs are illustrated in Figure 4 and 5 respectively. The I D -V D characteristics are measured by applying a staircase sweep voltage to the drain ISBN 978-983-43571-3-9 2008 FEIIC 429

(V D ) of the device and monitoring the drain current. A constant voltage is applied to the gate (V G ) during each sweep, and a group of (I D -V D ) data curves can be acquired by varying the gate voltage between sweeps. A bias voltage can also be applied to the substrate contact (V B ) and the source is grounded [3]. (a) (b) Figure 4: I D -V D characteristics of a) NMOS and b) PMOS transistor (a) (b) Figure 5: I D -V G characteristics of a) NMOS and b) PMOS transistor For these device simulation of 90nm and 80nm, the I-V characteristics was collected in order to determine the analysis. For each of the simulation I D -V G curves relevant electrical parameters, the value of threshold voltage (V T ), I off (leakage current) and I DSAT (drain saturation current) are extracted. The I D -V D curves obtained in a different applied gate voltage (V G =0.3 to 1.2V) while the subthreshold I D -V G curves measured at V D =1.2V. The comparison for both NMOS and PMOS device for 80nm and 90nm CMOS inverter were illustrated in Table 1. It was observed that the 80nm NMOS device comprise I DSAT =429.3 A/ m and I off =79.08pA/ m and these values shows much higher value than 90nm device. The percentage of increasing I DSAT for NMOS and PMOS transistor was about 7.1% and 11.4%. Its happened because of the source-drain diffusion can no longer be reduced during fabrication and the poly lines were getting to be quite narrow. 430 ISBN 978-983-43571-3-9 2008 FEIIC

Meanwhile, an off-state leakage current (I off ) of 80nm CMOS transistor is almost twice higher than 90nm CMOS transistor. This shows the smaller gate length of NMOS transistor, the higher leakage current occurred. An ideal MOS transistor only has current flow when it is on ; when the channel is off there was no current. This means that the transistor should consume no power if it is off. Unfortunately, MOS transistors are not ideal and, as they get smaller, they get less ideal. Table 1: The comparison between 80nm and 90nm CMOS inverter Condition 90nm CMOS inverter 80nm CMOS inverter Type NMOS PMOS NMOS PMOS V T 0.518-0.526 0.499-0.491 I DSAT 4.008e-04 2.154e-04 4.293e-04 2.400e-04 I off 4.880e-11 1.023e-10 7.908e-11 2.361e-10 The value of V T (threshold voltage) is the voltage required for MOS transistor device to be operated. The V T value obtained for 80nm NMOS and PMOS were 0.499V and -0.491V respectively while for 90nm gate length was 0.518V and -0.526V as shown in Table 1. V T (the threshold voltage) for a MOS transistor can be defined as the voltage applied between the gate and the source of a MOS device below which the drain-to-source current I DS effectively drops to zero [5]. It can be seen that the percentage speed between 90nm and 80nm gate length for NMOS and PMOS transistor was about 3.63% and 6.56%. These are the best value that we have reported. It can be seen that the operation of NMOS transistor is two times faster than PMOS transistor although their size of physical gate length is 80nm. It is because effective mass of hole is greater than electron which means electron have high mobility than hole [6]. A MOS transistor is called a majority carrier device, in which the current in a conducting channel (the region immediately under the gate) between the source and the drain is modulated by a voltage applied to the gate. The majority carriers of an NMOS transistor are the electrons while for PMOS transistor is a holes [7]. Current cannot flow from the drain to the source unless V GS is greater that V T (device not operated, cutoff region). When the applied V GS exceed a critical value, the oxide-layer field begins to draw electrons into the substrate region. It will conducted inversion layer to transfer the electron from the source to drain. I D will flow and device start operated when V GS increase with conductivity of the inversion layer channel. Note that, the inversion layer just at the surface of the substrate (along the gate length) [7]. This shows that the shorter gate length helps the transfer of electron more strongly from source to drain. This clarify by reduction in gate length provides a shorter transit time (during transferred electron along inversion layer) and hence a faster device to operated. In addition, the size is reduced due to smaller gate length. (a) (b) (c) Figure 6: I-V characteristics of 80nm CMOS transistor Figure 6(a) illustrated the drain current as a function of gate voltage for the 80nm gate length of CMOS devices simulated with Sentaurus Device; lower curves (solid lines) are for a drain bias of 50mV and upper curves (dashes) are for 1.2V. While Figure 6(b) shows the drain current as a function of drain voltage. The gate bias for curves is 0.6V, 0.9V, and 1.2V. Whereas in Figure 6(c) shows the threshold voltage of 80nm CMOS device as a function of gate voltage. ISBN 978-983-43571-3-9 2008 FEIIC 431

CONCLUSIONS The simulation of process and device development for gate length of 80nm CMOS inverter has been achieved. It has been demonstrated that the percentage speed between 90nm and 80nm gate length for NMOS and PMOS transistor was about 3.63% and 6.56% and the percentage of increasing I DSAT for NMOS and PMOS transistor was about 7.1% and 11.4%. It was observed that the 80nm NMOS device has lower V T and higher I DSAT and I off than 90nm device. Further study will look onto lower technology node with standard CMOS process flow. ACKNOWLEDGEMENT The author would like thank to Ministry of Higher Education for the grant support in Fundamental Research Grant Scheme (FRGS), Vot No. 0400. REFERENCES [1] Shekhar Borkar (2006) Electronics Beyond Nano-Scale CMOS. DAC2006, San Francisco, California, U.S.A. [2] Hong Xiao (2001) Introduction to Semiconductor Manufacturing Technology. New Jersey: Prentice Hall. [3] Sulong, M.S., Ahmad, I., Lim, T.F., and Yeap, K.H. (2007) Characterization of 130nm CMOS Device using CVIV and Focused Ion Beam. Journal of Science and Technology, pp. 37-46. [4] Synopsys (2005) Sentaurus Technology Template: CMOS Processing. Copyright 2005 Synopsys, Inc. [5] Uda Hashim (2001) N/P Chanel MOSFET Fabrication. Unpublished lecture notes, UMP. [6] Badcock, S.G., O Neil, A. G. and Chester, E.G. (2002) Device and Circuit Performance of SiGe/Si MOSFETs. Solid-State Electronics 46, pp. 1925-1932. [7] Wong, B.P., Mittal, A., Yu Cao, Starr, G.W. (2004) Nano-CMOS Circuit and Physical Design. John Wiley & Sons Inc. [8] Fujinaga, M., Itoh, S., Mochiduki, M., Uchida, T., Ishikawa, H., Takenaka, M., Park, C.J., Asada, S., Shinzawa, T., Namekata, J., Wakahara, S., and Wada, T. (2006) 3-D Process Simulation of CMOS Inverter Based on Selete 65nm Full Process. Proceedings, Technical Report, IEEE. [9] Micheal Aquilino (2004) Advancing RIT to Submicron Technology: Design and Fabrication of 0.5µm N- channel MOS Transistor. Proceedings, Technical Report, IEEE. 432 ISBN 978-983-43571-3-9 2008 FEIIC