SP5055S P3 P4. Figure 1 - Decoupling/grounding of used and unused ports SP5055S SDA SCL GND V EE RF RF V CC C A GND. C A =100p C B =100n

Similar documents
2.6GHz Bidirectional I 2 C BUS Controlled Synthesiser

NJ88C Frequency Synthesiser with non-resettable counters

THIS DOCUMENT IS FOR MAINTENANCE PURPOSES ONLY AND IS NOT RECOMMENDED FOR NEW DESIGNS

ZLAN-35 Applications of the ZL30406 and MT9046 SONET/SDH Linecard Solutions

SLIC Devices Applications of the Zarlink SLIC Devices Longitudinal Balance of Zarlink Subscriber Line Interface Circuits (SLICs)

This product is obsolete. This information is available for your convenience only.

SL MHz Wideband AGC Amplifier SL6140. Features

MSAN-124. Application Note MT9171/72 DNIC Application Circuits. Connection to Line. Protection Circuit for the LIN Pin

This product is obsolete. This information is available for your convenience only.

DATA SHEET. TSA5515T 1.3 GHz bi-directional I 2 C-bus controlled synthesizer INTEGRATED CIRCUITS

ZL30111 POTS Line Card PLL

MT x 16 Analog Switch Array

ZL70101 Medical Implantable RF Transceiver

ZL40212 Precision 1:2 LVDS Fanout Buffer

MV1820. Downloaded from Elcodis.com electronic components distributor

MT8809 8x8 Analog Switch Array

SA620 Low voltage LNA, mixer and VCO 1GHz

ISO 2 -CMOS MT8840 Data Over Voice Modem

ZL30416 SONET/SDH Clock Multiplier PLL

AN1954 APPLICATION NOTE

MSAN-129. Application Note. Time Space Switching 8,16 or 32 kbps Channels using the MT8980. Contents. 2.0 Circuit Description.

How To Design RF Circuits - Synthesisers

MSAN-178. Application Note. Applications of the HRA and Energy Detect Blocks of the MT90812 Integrated Digital Switch. Contents. 1.

Features. Applications SOT-23-5

ZLS38503 Firmware for Voice Prompting and Messaging Firmware Manual

MSAN B1Q Line Code Tutorial Application Note. Introduction. Line Coding

Spread Spectrum Frequency Timing Generator

TL494M PULSE-WIDTH-MODULATION CONTROL CIRCUIT

ECEN620: Network Theory Broadband Circuit Design Fall 2014

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

TL494 PULSE-WIDTH-MODULATION CONTROL CIRCUITS

Is Now Part of To learn more about ON Semiconductor, please visit our website at

TL594 PULSE-WIDTH-MODULATION CONTROL CIRCUIT

PS MHz 75dB Logarithmic/Limiting Amplifier

EVB /433MHz Transmitter Evaluation Board Description

EVB /915MHz Transmitter Evaluation Board Description

Features. Applications SOT-23-5 (M5)

Low-Cost Notebook EMI Reduction IC. Applications. Modulation. Phase Detector

ICS663 PLL BUILDING BLOCK. Description. Features. Block Diagram DATASHEET

ICS663 PLL BUILDING BLOCK

Features. Applications

ZL30415 SONET/SDH Clock Multiplier PLL

Peak Reducing EMI Solution

Low voltage LNA, mixer and VCO 1GHz

P2042A LCD Panel EMI Reduction IC

PART MAX2605EUT-T MAX2606EUT-T MAX2607EUT-T MAX2608EUT-T MAX2609EUT-T TOP VIEW IND GND. Maxim Integrated Products 1

ZL30131 OC-192/STM-64 SONET/SDH/10GbE Network Interface Synchronizer

ICS PLL BUILDING BLOCK

MAX2769/MAX2769C PLL Loop Filter Calculator User Guide UG6444; Rev 0; 6/17

High-Side Measurement CURRENT SHUNT MONITOR

MIC5271. Applications. Low. output current). Zero-current off mode. and reduce power. GaAsFET bias Portable cameras. le enable pin, allowing the user

Supply Voltage Supervisor TL77xx Series. Author: Eilhard Haseloff

SA602A Double-balanced mixer and oscillator

DATASHEET EL2072. Features. Applications. Pinout. Ordering Information. 730MHz Closed Loop Buffer

Voltage-to-Frequency and Frequency-to-Voltage CONVERTER

SA601 Low voltage LNA and mixer 1 GHz

ZL30110 Telecom Rate Conversion DPLL

A Transmitter Using Tango3 Step-by-step Design for ISM Bands

INTEGRATED CIRCUITS MC1408-8

NE/SA5234 Matched quad high-performance low-voltage operational amplifier

FM / TV front end BA4424N. Audio ICs

Obsolete Product(s) - Obsolete Product(s)

MK LOW PHASE NOISE T1/E1 CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

THIS DOCUMENT IS FOR MAINTENANCE PURPOSES ONLY AND IS NOT RECOMMENDED FOR NEW DESIGNS

Advanced Regulating Pulse Width Modulators

CAUTION This device is sensitive to ElectroStatic Discharge (ESD). Therefore care should be taken during transport and handling.

High Speed PWM Controller

Obsolete Product(s) - Obsolete Product(s)

Features. Applications

AN4327 Application note

ML4818 Phase Modulation/Soft Switching Controller

AN1441 Application note

MAOC Preliminary Information. Broadband Voltage Controlled Oscillator 6-12 GHz Preliminary - Rev. V3P. Features. Block Diagram.

CAUTION This device is sensitive to ElectroStatic Discharge (ESD). Therefore care should be taken during transport and handling.

ZLDO1117 1A LOW DROPOUT POSITIVE REGULATOR 1.2V, 1.5V, 1.8V, 2.5V, 3.3V, 5.0V and ADJUSTABLE OUTPUTS

AN4: Application Note

TDA7316 FOUR BANDS DIGITAL CONTROLLED GRAPHIC EQUALIZER

TDA General description. 2. Features. 3. Applications. Wideband differential digital controlled variable gain amplifier

UM TFF11xxxHN. User Manual TFF11xxxHN evaluation board Feb User manual. Document information

AST-GPSRF. GPS / Galileo RF Downconverter GENERAL DESCRIPTION FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM. Preliminary Technical Data

MIC5524. Features. General Description. Applications. Typical Application. High-Performance 500mA LDO in Thin DFN Package

Features. Applications

TSV611, TSV611A, TSV612, TSV612A

1GHz low voltage LNA, mixer and VCO

Features. Applications

MT8980D Digital Switch

NE/SE5539 High frequency operational amplifier

INTEGRATED CIRCUITS. PCA9515 I 2 C bus repeater. Product data Supersedes data of 2002 Mar May 13

MK VCXO-BASED FRAME CLOCK FREQUENCY TRANSLATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

Application Report. Art Kay... High-Performance Linear Products

AN4819 Application note

PE3282A. 1.1 GHz/510 MHz Dual Fractional-N PLL IC for Frequency Synthesis. Peregrine Semiconductor Corporation. Final Datasheet

Obsolete Product(s) - Obsolete Product(s)

TL594C, TL594I, TL594Y PULSE-WIDTH-MODULATION CONTROL CIRCUITS

EE12: Laboratory Project (Part-2) AM Transmitter

Features. Product Status Package Marking Reel size (inches) Tape width (mm) Quantity per reel ZXGD3101N8TC Active SO-8 ZXGD

12.92 GHz to GHz MMIC VCO with Half Frequency Output HMC1169

NOT RECOMMENDED FOR NEW DESIGN USE AP2127N/K/

3 V, SUPER MINIMOLD MEDIUM POWER SI MMIC AMPLIFIER

AN4949 Application note

Transcription:

AN68 TV/Satellite Synthesisers - Basic Design Guidelines Preliminary Information AN68 ISSUE 2.4 June 995 EXTERNAL NOISE PROBLES I 2 C BUS RADIATION PROBLES The main problem when designing PCBs using any I 2 C device is that data and clock are always being transmitted and fed to the transceivers. This can lead to problems with radiation unless suitable precautions are taken. Coupling from the SCL and SDA lines can often occur where these lines are long tracks leading to the synthesiser. The SCL and SDA lines pose particular problems as clock and data are always present on the I 2 C databus, regardless of whether the synthesiser is being addressed or not. These can couple into the synthesisier through any of the pins; it is therefore important to ensure that all pins are decoupled where possible. Unused ports should be taken to ground. Small decoupling capacitors may be placed directly on the pin to cut radiation into ports. 2V SP5055S P7 P6 P5 P0 P3 P4 00p 00p Figure - Decoupling/grounding of used and unused ports I 2 C BUS LINE FILTERING I 2 C bus specifications permit a maximum of 400pF on the SDA andscl lines. This figure refers to the maximum total capacitance present on the bus so therefore includes other devices. ost applications use a combination of 00pF decoupling capacitors on each line together with a series resistor of up to 00kΩ, depending on the clock rate. TO ICRO 00p 00p 330 330 Figure 2 - I 2 C bus line filtering SP5055S SDA SCL SYNTHESISER DECOUPLING Supplies should be decoupled as close to the chip as possible. It is suggested that combination of 00pF and 00nF is used to give the best possible immunity against low and high frequency noise. Layout Care must be taken with layout to ensure that the supply rails are as short as possible and that no loops (either ground or supply exist. If the layout permits, the V CC line should not be routed near the loop filter. Grounding The synthesiser should be taken to a clean ground separate from the track used to ground any of the oscillators. If possible, shielding should be introduced between the oscillators and the synthesiser to ensure that no spurious coupling occurs. DRIVE GND V EE RF RF V CC P0 C A C B RF INPUTS OSCILLATOR C A =00p C B =00n GND PLATED THROUGH Figure 3 - Layout and decoupling of synthesiser supply pins

AN68 Application Note VARACTOR LINE FILTERING Special care should be taken with the varactor line. A low pass filter may be placed in the varactor line to prevent ripple being fed along the line and mistuning the oscillator. A typical application is shown in Fig.4. DRIVE OUTPUT 0k 2N3904 TO OSCILLATOR Figure 4 - Varactor line filtering The N transistor TR, connected to the drive output, should be placed as close to the drive output pin as possible. The input to this transistor presents a very high impedance. Any length of track between the drive output of the synthesiser and the base of TR can act as an antenna which will feed unwanted signals into the transistor. To minimise this effect, a low value capacitor of, say 39pF may be connected between the base and collector of TR (as shown in Fig.5 without modifying the dominant loop characteristics. DRIVE OUTPUT 39p 0n 47k Figure 5 - Varactor drive transistor modification It is important that no other RF signals which may be present in the tuner, for example IF outputs, are routed anywhere near the synthesiser as they can also couple into the device. All of the above suggestions are made in an attempt to achieve the best possible phase noise and sideband performance for the synthesised oscillator. Whilst a good synthesiser application does not guarantee good phase noise performance, a bad synthesiser application will almost certainly limit the overall performance of the tuner and degrade phase noise compared to that of a free-running oscillator. CALCULATION OF LOOP COPONENT VALUES Applications Circuit (See Figure 6 VARACTOR LINE A typical synthesiser application circuit is shown in Figure 6. The optional additional filtering (referred to by Note on this diagram rolls off at a frequency well above the main loop filter. Its main purpose is to reduce any noise picked up on the varactor control line. Consequently its effect is ignored in this analysis. The following is a summary of the derivation of the basic design equations used to calculate the loop filter components. Phase Detector Gain (See Figure 7 The phase detector outputs pulses of current I CP µa with a pulse frequency equal to the comparison frequency ωin and width proportional to the phase error. These pulses are averaged by the loop filter so that the phase detector gain is given by:- I cp Kd = µa/radiation...( 2π Loop filter analysis (See Figure 8 The loop filter converts the current pulses from the charge pump into a voltage proportional to the phase error. The filter recommended for normal applications is shown in fig 8(c. The transfer characteristic is : (+s T F (S = 2 where T = C st (+st 3 T 2 = (C +C 2 R 2 T 3 = C 2, R 2 Procedure for design of filter Fig.8b shows an exact equivalent of the filter in figure 8(a. It is not possible to implement this configuration since the only points which are accessible are the input and output of the opamp, but it serves as a useful design model. If C 2 and R are incorporated as a current "pulse integrator" into the phase detector then the remaining components consisting of the opamp, resistor [ + C 2 /C ] R and capacitor C can be regarded as the loop filter. This procedure allows us to treat the filter as a 2nd order loop rather than the more complex 3rd order loop of figure 8(a. This loop will have a natural frequency of ω O and damping factor ζ which we can select based on the application. The cut off frequency of the "pulse integrator" would normally be set to 5ω O or more. By manipulation of the transfer function (see appendix we can derive simple approximate design formulae for C, R 2 and C 2. These are:- KdKo C = 2 ω O C 2 = C /5 2 ζ R 2 = ω O C Choice of Natural Frequency and Damping Factor When the synthesiser is reprogrammed, the application will usually require the VCO to settle to the new frequency within a specified time to a specified accuracy. Appendix 3 (Time Domain Response shows that the time domain response to a frequency step is an exponentially decaying sinusoid. From this the natural frequency ω O can be calculated if we specify the settling time t S and the accuracy ω e / ω, provided we already know the damping factor ζ. The damping factor must be chosen so that the system remains stable. For this the phase margin should be reasonably high say 0, > 45 or so. See Appendix 3 (Phase margin. The amount of overshoot might also be used to estimate a value for ζ. See Figure. 2

Application Note AN68 CH PUP 5p XTAL Q 4Hz XTAL Q2 00p 330 SDA µp 330 SCL Note 3 00p P7 P6 00p P5 Note 5 C=80n R=22K C2=39n 6 2 5 3 4 4 I 2 C P*N 3 INTER 5 FACE 2 6 7 0 8 9 SP5055S Vee Vcc P0 P3 P4 39p OUTPUT n n Note 4 00p 00p Note 7 +30V Note 8 Note 2 RF IN RF IN 00p 22K +5V 00n 0K 2N3904 Note 6 Note 47K 0n 22k +2V 2N3906 VARACTOR LINE OSC OUT BAND INPUT AFC O/P TUNER Note : Varactor line filter reduces ripple. Note 2 : 39pF capacitor reduces radiation into N base. Note 3 : IIC bus filtering reduces transients. Note 4 : Decouple Vcc rail at both high and low frequencies. Note 5 : Choose appropriate loop filter components Note 6 : Decouple unused output ports Note 7 : Ground unused input ports Note 8 : When the varactor line disable (OS bit is set, the 30V supply can be varied to directly control the analog voltage to the varactor. Figure 6 - Typical I 2 C Synthesiser application 3

AN68 Application Note C2 C I CP R2 Time Φ in V out F (s = V out (s / Φ in (s Figure 7 - Phase detector current pulses C R 2 = + 2 C R Figure 8 (a - Phase detector and charge pump - third order type 2 loop C C R 2 = + 2 C R R C 2 C 2 R C C2 and R incorporated into phase detector to allow simplified analysis. Figure 8 (c - Exact equivalent of Figure 8(a (Practical alternative to Figure 8(a A(ω db ( 4Hz θ in Kd F(a 7.825kHz P*N = 52 = ref divider ratio P = 8 = prescaler divider ratio N = 0722 programmable divider ratio Figure 9 - System block diagram Ko s Kd = 50/(2xπ µa/rad = phase detector gain Ko = 20Hz/V = VCO gain 670Hz +8 ζ = 0.3 +6 +4 ζ = 0.5 ζ = 0.707 6dB/octave +2 0 ζ = 5.0-2 ζ = 2.0-4 ζ =.0-6 -8-0 -2-4 -6-8 -20 0. 0.2 0.3 0.4 0.5 0.7.0 2 3 4 5 7 0 Frequency ω ωo ωout (t ωout NORALIZED OUTPUT FREQUENCY Figure 8 (b - Exact equivalent of Fig.8(a.8.7.6.5.4.3.2..0 0.9 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0. 0.8.0 2.0 ζ = 0. 0.2 0.3 0.4 0.5 0.6 0.7 0 0.0 2.0 3.0 4.0 5.0 6.0 7.0 8.0 9.0 0 2 3 4 ωt ωo Figure Time domain response to step in frequency Figure 0 - Frequency response of a high gain second order loop 4

Application Note AN68 Example (Selection of ω O and ζ Assume the reprogramming causes a frequency step of 52 Hz and we wish the VCO to settle to an accuracy of 5.2 Hz within 00 ms. If the phase margin is 70 then the values for ζ and ω O are:- ζ = tanø = tan 70 = 0.8 2 (+tan 2 Ø 2 (+tan 2 70 ω n = Ln ω e -ζ 2 5.2 = Ln 52x0 6-0.8 2 ω out ζ ts 0.8 x 0. Example (Selections of C, C 2 and R 2 Suppose Kd = 50µA/2π µa/rad y, K O = 20 Hz/volt, P = 8, N = 0,722 whilst ω O = 440 rads/sec and ζ = 0.87. C = R2 = C2 = C /5 50 x 0-6 x 20 x 0 6 x 2π 8 x 0722 x 440 2 x 2π 2 x 0.87 440 x 80.6 x 0-9 ω O = 440 rads/sec = 70Hz. = 80.6nF = 2.9KΩ = 36.2nF ω n = 237 rads/sec = 37Hz Design Formulae Using the known values of ω o and ζ we have :- KdKo C = 2 ω o R 2 = 2ζ ω C o C 2 = C /5 5

AN68 Application Note PHASE NOISE CONSIDERATIONS Noise Sources (See Figure 2 The noise present at the VCO output originates from three main sources. Synthesized VCO Unsynthesized VCO Noise Floor (a Phase noise in the reference oscillator θ r (b Phase noise in the detector θ d (c Phase noise in the VCO θ Ο. A small sinusoidal frequency modulation of the reference oscillator for example, with peak phase deviation of θ r radius and modulation frequency ω m would produce an output voltage of :- V r (t = V cos (ω r t+θ r sin ω m t = V cos (ω r t- Vθ r cos [(ω r +ω m t] - Vθ r cos [(ω r -ω m t] 2 2 See Figure 3. any such sidebands will be contributed by random noise modulation mechanisms in the reference oscillator such as thermal and schott noise. f out Figure 4 - Output spectrum Noise inside the Loop Bandwidth The system frequency response inside the loop bandwidth is approximately given by :- A (ω = This is just a statement that the system output frequency is times bigger than the reference frequency. As a result the noise at the output is :- (ω = θ r (ω + θ d (ω INBAND REF OSC θ in θ r θ d F(s P*N VCO θ o Notice that the phase noise due to the phase detector is times bigger than the phase noise from the reference oscillator. Thus the phase detector noise dominates. This noise appears as a plateau on the spectrum analyser display as shown in Figure 4. The inband VCO noise meanwhile has been suppressed by the loop filter. Thus the inband output noise is determined by the prescaler and programmable divider ratios and by the noise floor of the detector. Figure 2 - System diagram including phase noise INBAND = θ d (ω Noise outside the Loop Bandwidth V The output noise outside the loop bandwidth is approximately given by :- Vθ r OUTBAND = θ O (ω f r - f m Noise at Synthesiser Output f r f r + f m Figure 3 - Noise sidebands The analysis of the System block diagram shows that the output noise spectrum is determined by :- (ω = A (ω θ r (ω + A (ω θ d (ω + - A (ω θ O (ω Where A(ω is the system frequency response, described in Appendix 3 (system transfer charateristics and shown in Figure 0. This shows that any noise components due to the VCO having frequencies outside the loop bandwidth are not suppressed. Thus the phase noise outside of the loop bandwidth is determined largely by the performance of the VCO itself and no improvement of this can be gained by the use of the synthesiser. See Figure 4. Example (Low Comparison Frequency Synthesiser A synthesiser such as the SP550 operates with a comparison frequency of 7.825 KHz. If an LO of 52 Hz is to be synthesised then :- = 52 x 0 6 = 65536 7.825 x 0 3 6

Application Note AN68 In practice, since the phase detector noise floor predominates, the reference oscillator noise may be ignored. If the phase detector noise floor is -30 dbc then the noise floor at the output is given by :- = -30dBc + 20 log 65536 = -30 + 96.3 = -33.7dBC Example (High Comparison Frequency Synthesiser The SP5058 has been designed to operate, with a high comparison frequency, typically 250 KHz. If an LO of 2.048 GHz is to be synthesised then :- If the phase detector noise floor is -40 dbc then the noise floor of the output is :- = -40dBc + 20 log 892 = -40 + 78.3 = -6.7dBC High comparison frequency synthesisers are used in applications where the phase noise within the loop bandwidth is an important consideration such as scrambled satellite or cable systems using the double conversion principle. See Figure 5 (shown below. = 2.048 x 0 9 = 892 250 x 0 3 50-900Hz.6GHz 38.9Hz 650-2500Hz SP5058 SP5022 Figure 5 - Example of double conversion from VHF/UHF frequencies to TV IF 7

AN68 Application Note USE OF VARACTOR LINE DISABLE (OS BIT IN TUNER ALIGNENT In tuner manufacture, many of the wound components must be aligned to give the desired tilt factors, filter matching and correcting range for local oscillators and IF output. 30V EXTERNAL ALIGNENT VOLTAGE 8 2 3 CHARGE PUP 7 6 OS Figure 8 - Application of external tuning voltage 38.9Hz Figure 6 - Alignment of IF output This is a time-consuming process and is usually carried out by tuning the synthesiser to a number of different channels and aligning to these points (shown on Fig.7. Each time a new channel is selected, data must first be written to the synthesiser. In this example, 6 sets of data must be sent from the micro to the synthesiser. However, if the varactor line disable bit OS is used, the varactor line voltage can be externally controlled. This allows the selected channels to be tuned without the use of a micro to address and program the device. The varactor line disable facility is available on all itel I 2 C bus synthesisers and also on I 2 C bus compatible 3-wire synthesisers such as the SP5024 and SP5054. With the latter devices, the varactor drive is disabled by applying a negative voltage to the ENABLE pin (pin 0 and sourcing greater than 350µA from the device. using this method of tuning can result in appreciable saving of test time. APPENDIX (NOTATION Description of symbols used. (s = VCO output phase θ in (s = Reference oscillator phase ω out (s = VCO output frequency ω in (s = Reference oscillator frequency K O = VCO gain in rads/sec/volt Icp K d = Phase detector gain = Amps/rad 2π = Reference divider ratio P = Prescaler divider ratio N = Programmable divider ratio ω Ο = Natural frequency of 2nd order system in rads/sec ζ S S = Damping factor of 2nd order system = Laplace frequency variable = S/ω O = Normalised laplace frequency variable CHANNEL ω = ω/ω O = Normalised frequency APPENDIX 2 (SYSTE EQUATIONS System Transfer Characteristics (See Figure 9 VARACTOR VOLTAGE G (s = (s = ω out (s = K O K d (s / s θ in (s ω in (s + K O K d (s / s Figure 7 - Varactor tuning curve Open Loop Gain G OL (s = K o K d F (s / s 8

Application Note AN68 APPENDIX 3 (2ND ORDER TYPE 2 SYSTE System Transfer Characteristics G (s = + 2 s s 2 + 2 ζ s + Where:- Normalised Laplace variable is s = s/ω o Natural Frequency is ω o = K d K o T Damping Factor is ζ = ω o T 2 /2 T = C T 2 = + C 2 R C C Open Loop Gain G OL (s = + 2ζ s s 2 Open Loop Frequency Responses amplitude A OL (ω = + 2ζ ω 2 Where ω = ω ω 2 ω 0 phase Ø OL (ω = - π + atan (2ζω Phase argin Ø = atan (2ζω where unity gain frequency ω = 2ζ 2 + 4ζ 4 + ζ = tanø 2 (+tanø System Frequency Response (See Figure Amplitude Phase A(ω = +(2ζω 2, Ø(ω=atan(2ζω-atan (-ω 2 +(ζω 2 ζω ( Time Domain Response (See Figure 2 -ζω ω out (t = ω out - e n t (cos -ζ 2 ω n - ζ sin -ζ ω n - ζ 2 - ζ 2 ω out (t = output frequency at time t. ω out = output frequency step caused by reprogramming the divider Settling Time ω e ω out ts = - Ln - ζ 2 ωnζ -ω 2 Where ω e = ω out - ω out (ts radians/sec is the error in the output frequency at time ts following a step adjustment of the output frequency of ω. 9

For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively Zarlink is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. anufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink s conditions of sale which are available on request. Purchase of Zarlink s I 2 C components conveys a licence under the Philips I 2 C Patent rights to use these components in and I 2 C System, provided that the system conforms to the I 2 C Standard Specification as defined by Philips. Zarlink and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 200, Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUENTATION - NOT FOR RESALE

For more information about all Zarlink products visit our Web Site at www.zarlink.com Information relating to products and services furnished herein by Zarlink Semiconductor Inc. trading as Zarlink Semiconductor or its subsidiaries (collectively Zarlink is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink. This publication is issued to provide information only and (unless agreed by Zarlink in writing may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user s responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. anufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink s conditions of sale which are available on request. Purchase of Zarlink s I 2 C components conveys a licence under the Philips I 2 C Patent rights to use these components in an I 2 C System, provided that the system conforms to the I 2 C Standard Specification as defined by Philips. Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc. Copyright 2003, Zarlink Semiconductor Inc. All Rights Reserved. TECHNICAL DOCUENTATION - NOT FOR RESALE