CRYSTEK. RF PLL Synthesizer MICROWAVE CRYSTEK. Features. Applications CPLL " SQ SMD CORPORATION GHz. Standard 3 Wire Interface

Similar documents
CRYSTEK. RF PLL Synthesizer MICROWAVE CRYSTEK. Features. Applications CPLL " SQ SMD CORPORATION GHz. Standard 3 Wire Interface

MICROWAVE CRYSTEK. Features. Applications CPLL " 0.800" SMD CORPORATION GHz. Standard 3 Wire Interface

Frequency Synthesizer

Frequency Synthesizer

Programming Z-COMM Phase Locked Loops

Frequency Synthesizer

Frequency Synthesizer

RS3400W/04 77 GHz Radar Sensor

NON-CATALOG Frequency Synthesizer

HMC705LP4 / HMC705LP4E

CMOS, Ultra-low Jitter Voltage Controlled Crystal Oscillators (VCXOs)

Frequency Synthesizer

PLL Frequency Synthesizer ADF4106-EP

Wideband Synthesizer with Integrated VCO ADF4351

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6mm SMT Package: 36mm 2. Phased Array Applications

7 GHz INTEGER N SYNTHESIZER CONTINUOUS (N = ), NON-CONTINUOUS (N = 16-54) Features

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6mm SMT Package: 36mm 2. Phased Array Applications

OBSOLETE FUNCTIONAL BLOCK DIAGRAM V DD 1 V DD 1 V P 2 V P 11-BIT IF B-COUNTER 6-BIT IF A-COUNTER 14-BIT IF R-COUNTER 14-BIT IF R-COUNTER

NON-CATALOG Frequency Synthesizer

OX-304 at 10 MHz Ultra Low Phase Noise Oven Controlled Crystal Oscillator

VS-701 High Shock Discrete Voltage Controlled SAW Oscillator

Dynamic Engineers Inc.

VT-841 VT-841. Temperature Compensated Crystal Oscillator. Description. Applications. Features. Block Diagram. Output V DD.

INTELLIGENT INTERACTIVE SYNTHESIZER SURFACE MOUNT MODEL: LFSW

HIGH-VALUE PHASE-LOCKED COAXIAL RESONATOR OSCILLATOR

Dual Low Power Frequency Synthesizers ADF4217L/ADF4218L/ADF4219L

O-CDFEXYZXX-X-X-10MHz/100MHz Precision Ultra Low Phase Noise Dual Frequency OCXO Reference Module (DFRM)

HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6 mm SMT Package: 36 mm 2. Phased Array Applications

3 GHz to 6 GHz Frequency Synthesizer

VS-800 Ultra-Low Jitter High Frequency VCSO

VT-840 VT-840. Temperature Compensated Crystal Oscillator, Voltage Controlled Temperature Compensated Crystal Oscillator.

<180 fs RMS Jitter 24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built in Digital Self Test 40 Lead 6x6 mm SMT Package: 36 mm 2

CMOS/LVCMOS HF VCXO AE-X32BXX-X Series

VTC2 Series Voltage Controlled Temperature Compensated Crystal Oscillator

PLL Frequency Synthesizer ADF4108

200 MHz Clock Generator PLL ADF4001

HMC705LP4 / HMC705LP4E

PLL Frequency Synthesizer ADF4108

<180 fs RMS Jitter 24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built in Digital Self Test 40 Lead 6x6 mm SMT Package: 36 mm 2

200 MHz Clock Generator PLL ADF4001

PLL Frequency Synthesizer ADF4106

PE3282A. 1.1 GHz/510 MHz Dual Fractional-N PLL IC for Frequency Synthesis. Peregrine Semiconductor Corporation. Final Datasheet

DATASHEET HI2315. Features. Description. Ordering Information. Applications. Pinout HI2315 (MQFP) TOP VIEW

VT-800 Temperature Compensated Crystal Oscillator Previous Vectron Model VTC4

VTC4 series Voltage Controlled Temperature Compensated Crystal Oscillator

HMC3716LP4E FREQUENCY DIVIDERS AND DETECTORS - SMT. Typical Applications. General Description. Functional Diagram

24-bit Step Size, Resolution 3 Hz typ Exact Frequency Mode Built-in Digital Self Test 40 Lead 6x6 mm SMT Package: 36 mm 2. Phased Array Applications

VT-501 Temperature Compensated Crystal Oscillator Previous Vectron Model VTD3

ELECTRICAL SPECIFICATIONS PARAMETER SYMBOL CONDITION VALUE UNIT. Supply Voltage Vs Vs=+1.8V±5% is only for CML V

Low Noise Oscillator series LNO 4800 B MHz

OX-204 at 10 MHz Ultra Low Phase Noise Oven Controlled Crystal Oscillator

OUTPUT FREQUENCY CONTENTS

Dual RF/IF PLL Frequency Synthesizers ADF4210/ADF4211/ADF4212/ADF4213

Description. Block Diagram LD (10) VMON (5) Phase Detector & LD (9) FIN 4 CFOUT 1 GND (3, 7, 11, 12) Figure 1. Functional block diagram

PLL Frequency Synthesizer ADF4106

Model 865 RF / Ultra Low Noise Microwave Signal Generator

PLL Frequency Synthesizer ADF4107

Description. Block Diagram. Complementary Output. Output. Crystal. Oscillator E/D

Features. Pout: +9 dbm. Parameter Min. Typ. Max. Units

XCO FAST TURNAROUND CLOCK OSCILLATOR HIGH FREQUENCY, LOW JITTER CLOCK OSCILLATOR FEATURES + DESCRIPTION SELECTOR GUIDE LVCMOS LVDS LVPECL

VT-701 Temperature Compensated Crystal Oscillator Previous Vectron Model VTC2

HMC4069LP4E FREQUENCY DIVIDERS AND DETECTORS - SMT. Typical Applications. General Description. Functional Diagram

PS-701 SAW Oscillator

Model 845-M Low Noise Synthesizer

VT-802 VT-802. Temperature Compensated Crystal Oscillator. Description

Glossary of VCO terms

Military End-Use. Phased Array Applications. FMCW Radar Systems

Phase Noise. Phase Noise (dbc/hz) Storage Temp. Range -55 to +125 ºC. Bias Voltage (Digital) Bias Voltage (Converter) Bias Voltage (VCO)

Reflow Process Compatible Low Phase Noise Build in PLL-Circuit

äìññ=êéëé~êåüi=áååk=

MB1503. LOW-POWER PLL FREQUENCY SYNTHESIZER WITH POWER SAVE FUNCTION (1.1GHz) Sept Edition 1.0a DATA SHEET. Features

Data Sheet SC5317 & SC5318A. 6 GHz to 26.5 GHz RF Downconverter SignalCore, Inc. All Rights Reserved

EX-421 Evacuated Miniature Crystal Oscillator

RF-LAMBDA LEADER OF RF BROADBAND SOLUTIONS

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

6 GHz Fractional-N Frequency Synthesizer ADF4156

26.5 GHz, Integer N/Fractional-N, PLL Synthesizer ADF41513

Analog Devices Welcomes Hittite Microwave Corporation NO CONTENT ON THE ATTACHED DOCUMENT HAS CHANGED

Integrated Synthesizer and VCO ADF4360-0

High Resolution 6 GHz Fractional-N Frequency Synthesizer ADF4157

Digital Step Attenuator

RFPT Specifications. The CHARON is a SPI controlled high accuracy TCXO with embedded timer and alarm function. Product description

Integrated Synthesizer and VCO ADF4360-8

Frequency Divider, Divide by 2 Prescaler Module, 500 MHz to 18 GHz, Field Replaceable SMA

ROS

Block Diagram. COutput Output XTAL HPLL. Vc OE Gnd. Figure 1 - Block Diagram

INC. MICROWAVE. A Spectrum Control Business

Model 865-M Wideband Synthesizer

12.17 GHz to GHz MMIC VCO with Half Frequency Output HMC1167

Digital Step Attenuator

TX-705 Temperature Compensated Crystal Oscillator

Digital Step Attenuator

11.41 GHz to GHz MMIC VCO with Half Frequency Output HMC1166

Digital Step Attenuator

PHASE-LOCKED OSCILLTOR TO 16 GHz PLO-SFSO/MFSO-B1-S/E/C

Typical Applications Satellite and Deep Space Radiation Tolerance Required Severe Environmental Conditions. 10 MHz 40 MHz 10, 20 MHz

= +25 C, Vcc = +3.3V, Z o = 50Ω (Continued)

Integrated Synthesizer and VCO ADF GENERAL DESCRIPTION FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM

200 MHz Clock Generator PLL ADF4001

Transcription:

MIROWAVE A Division of rystek orporation PLL66-3475-3475 Features 3.475 GHz Standard 3 Wire Interface Small layout 0.6" 0.6" Applications Digital Radio Equipment Fixed Wireless Access Satellite ommunications Systems Base Stations Personal ommunications Systems Portable Radios Test Instruments Wireless Infrastructure The PLL66 is a complete PLL/Synthesizer needing only an external frequency reference and supply voltages for the internal PLL (phase lock loop) and VO (voltage controlled oscillator). The rystek PLL66 is programmed using a standard three line interface (Data, lock and Load Enable). The PLL66 family has been initially released to cover 100 MHz to 5 GHz in bands. It is housed in a compact 0.6-in. 0.6-in. 0.15-in. SMD package which saves board space. Typical phase noise at 4 GHz is -90 at 10 khz offset with 0 dbm minimum output power. ORPORATION Page 1 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 PERFORMANE SPEIFIATION MIN TYP MAX UNITS Frequency Range: Step Size: Settling Time, to within ± 1kHz (Freq. step < 25MHz): Output Power: Output Phase Noise: (See Plot Below) @1kHz offset @10kHz offset @100kHz offset @1MHz offset Power Supply: V1=VO Supply V2=PLL Supply Supply urrent: I1=VO Input urrent I2=PLL Input urrent Spurious Suppression PFDSpur Reference Feedthru Harmonic Suppression (2 nd Harmonic): 2 nd Reference Frequency RF Output Level Input Impedance RF Output Impedance Operating Temperature Range: 3.475 2500 0 +3.0 +6.0-85 -95-90 -117 4.75 5.0 5.25 2.7 3.0 3.3 GHz khz msec dbm Input Reference Level 0.8 V2 Vp-p Logic Inputs (lock, Data, and LE): Input High Voltage Input Low Voltage Locked Detector (LD): Locked Un-Locked 50 25-70 -80 10-60 -70-10 -5 0 +5 100k 50-40 +85 1.4 1.4 1-15 -80-90 -85-113 ma ma MHz dbm Ohm Ohm 0.6 0.4 ORPORATION Page 2 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 ORPORATION Page 3 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 0.600 0.500 TOP VIEW 0.420 0.340 0.260 0.180 0.100 0.00 BOTTOM VIEW 0.00 PLL66 3475-3475 Date ode REF V2 V1 RF LE DATA LK LD N/ LE= Load Enable, MOS Input DATA= Serial Data Input LK= lock LD= Lock Detect REF= Reference Input V1= Analog Supply Input (VO) V2= Digital Supply Input (PLL) RF= RF Output BOTTOM ORIENTATION MARK 0.042 0.000 0.000 0.030 0.060 0.140 0.220 0.300 0.380 0.460 0.600 TOP ORIENTATION MARK Pad Detail 0.140 0.000 REOMMENDED REFLOW SOLDERING PROFILE TEMPERATURE 260 217 200 150 Ramp-Up 3 /Sec Max. ritical Temperature Zone Ramp-Down 6 /Sec. Preheat 180 Secs. Max. 90 Secs. Max. 8 Minutes Max. 260 for 10 Secs. Max. ORPORATION Page 4 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 ENVIRONMENTAL OMPLIANE Parameter onditions Mechanical Shock MIL-STD-883, Method 2002 Mechanical Vibration MIL-STD-883, Method 2007 Solderability MIL-STD-883, Method 1014 Resistance to Solvents MIL-STD-883, Method 2016 Introduction Programming Guide for PLL66-XXXX The PLL66 uses a simple 3 wire interface to program four internal registers. See Figure 1. LOK t 1 t 2 t 3 t 4 DATA DB23 (MSB) DB22 DB2 DB1(ONTROL BIT 2) DB0(LSB) (ONTROL BIT 1) t 6 LE LE t 5 Figure 1. Timing Diagram There are four 24 bit registers that need to be programmed. Which register is written into is simply controlled by ontrol Bits 1 and 2. Table I summarizes the Truth Table for ontrol Bits 1 and 2. ontrol Bits 2 1 0 0 0 1 1 0 1 1 Data Latch R ounter N ounter (A and B) Function Latch (Including Prescaler) Initialization Latch ORPORATION Table I. 2, 1 Truth Table Page 5 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 Table II shows the details of the four 24 bit registers. REFERENE OUNTER LATH RESERVED LOK DETET PREISION TEST MODE ANTI- BAKLASH WIDTH 14-BIT REFERENE OUNTER ONTROL X 0 0 LDP T2 T1 ABP2 ABP1 R14 R13 R12 R11 R10 R9 R8 R7 R6 R5 R4 R3 R2 R1 2(0) 1(0) N OUNTER LATH P GAIN RESERVED 13-BIT OUNTER 6-BIT OUNTER ONTROL G1 B13 B12 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 A6 A5 A4 A3 A2 A1 2(0) 1(1) FUNTION LATH PRESALER VALUE 2 URRENT SETTING2 URRENT SETTING 1 TIMER OUNTER ONTROL FASTLOK MODE FASTLOK ENABLE P THREE- STATE PD POLARITY MUXOUT ONTROL 1 OUNTER RESET ONTROL P2 P1 PD2 P16 P15 P14 P13 P12 P11 T4 T3 T2 T1 F5 F4 F3 F2 M3 M2 M1 PD1 F1 2(1) 1(0) INITIALIZATION LATH PRESALER VALUE 2 URRENT SETTING2 URRENT SETTING 1 TIMER OUNTER ONTROL FASTLOK MODE FASTLOK ENABLE P THREE- STATE PD POLARITY MUXOUT ONTROL 1 OUNTER RESET ONTROL P2 P1 PD2 P16 P15 P14 P13 P12 P11 T4 T3 T2 T1 F5 F4 F3 F2 M3 M2 M1 PD1 F1 2(1) 1(1) Table II. Latch Summary When using the PLL66 family in a synthesizer application, all four 24 bit registers need to be written into after power-up. After writing all four latches the first time, subsequent frequency step changes can be accomplished by changing the N ounter Latch only. Specifications subject to change without notice. ORPORATION Page 6 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913

MIROWAVE A Division of rystek orporation PLL66-3475-3475 Programming rystek p/n: PLL66-3475-3475 The following is specific programming for PLL66-3475-3475 (3.475 GHz fixed frequency with 2500 khz Step Size and 10MHz input reference frequency). Program all three registers with the following: R ounter Latch: 000010 H N ounter Latch: 002B39 H Function Latch: 9F8083 H The above values will set the PLL66-3475-3475 to 3.475 GHz ORPORATION Page 7 of 7 12730 ommonwealth Drive Fort Myers, Florida 33913