Minimization of Switching Devices and Driver Circuits in Multilevel Inverter

Similar documents
A Novel Multilevel Inverter Employing Additive and Subtractive Topology

Performance Metric of Z Source CHB Multilevel Inverter FED IM for Selective Harmonic Elimination and THD Reduction

Modified Diode Assisted Extended Boost Quasi Z-Source Inverter for PV Applications

Reduction of THD in Thirteen-Level Hybrid PV Inverter with Less Number of Switches

Australian Journal of Basic and Applied Sciences. Simulation and Analysis of Closed loop Control of Multilevel Inverter fed AC Drives

MATLAB Implementation of a Various Topologies of Multilevel Inverter with Improved THD

Simulation and Analysis of a Multilevel Converter Topology for Solar PV Based Grid Connected Inverter

II. WORKING PRINCIPLE The block diagram depicting the working principle of the proposed topology is as given below in Fig.2.

A Comparative Study of Different Topologies of Multilevel Inverters

Bhanutej Jawabu Naveez Assistant Professor, Vignana Bharathi Institute of Technology, Aushapur, Ghatkesar, Hyderabad.

Simulation of Three Phase Cascaded H Bridge Inverter for Power Conditioning Using Solar Photovoltaic System

An Implementation of 9-Level MLI using IPD-Topology for Harmonic Reduction

CHAPTER 6 THREE-LEVEL INVERTER WITH LC FILTER

International Journal of Advance Engineering and Research Development

Symmetrical Multilevel Inverter with Reduced Number of switches With Level Doubling Network

Simulation of Cascade H-Bridge Multilevel Inverter With Equal DC Voltage Source

Reduced PWM Harmonic Distortion for a New Topology of Multilevel Inverters

Hybrid 5-level inverter fed induction motor drive

A Novel Cascaded Multilevel Inverter Using A Single DC Source

Modified Multilevel Inverter Topology for Driving a Single Phase Induction Motor

Reduction of Harmonics and Torque Ripples of BLDC Motor by Cascaded H-Bridge Multi Level Inverter Using Current and Speed Control Techniques

Low Order Harmonic Reduction of Three Phase Multilevel Inverter

A Novel Method of Auxiliary Power Supply Used in Wide-Range High Voltage Input DC-DC Converter

Hardware Implementation of SPWM Based Diode Clamped Multilevel Invertr

COMPARATIVE STUDY OF DIFFERENT TOPOLOGIES OF FIVE LEVEL INVERTER FOR HARMONICS REDUCTION

The Selective Harmonic Elimination Technique for Harmonic Reduction of Multilevel Inverter Using PSO Algorithm

A COMPARITIVE STUDY OF THREE LEVEL INVERTER USING VARIOUS TOPOLOGIES

Comparison between Conventional and Modified Cascaded H-Bridge Multilevel Inverter-Fed Drive

MULTICARRIER TRAPEZOIDAL PWM STRATEGIES FOR A SINGLE PHASE FIVE LEVEL CASCADED INVERTER

DESIGN 3-PHASE 5-LEVELS DIODE CLAMPED MULTILEVEL INVERTER USING MATLAB SIMULINK

SIMULATION OF THREE PHASE MULTI- LEVEL INVERTER WITH LESS NUMBER OF POWER SWITCHES USING PWM METHODS

ADVANCES in NATURAL and APPLIED SCIENCES

CHAPTER 4 MODIFIED H- BRIDGE MULTILEVEL INVERTER USING MPD-SPWM TECHNIQUE

CHAPTER 3 SINGLE SOURCE MULTILEVEL INVERTER

Analysis of Utility Interactive Photovoltaic Generation System using a Single Power Static Inverter

ADVANCES in NATURAL and APPLIED SCIENCES

Three Phase Dual Input Direct Matrix Converter for Integration of Two AC Sources from Wind Turbines

Performance Evaluation of Multi Carrier Based PWM Techniques for Single Phase Five Level H-Bridge Type FCMLI

THREE-LEVEL COMMON-EMITTER CURRENT-SOURCE POWER INVERTER WITH SIMPLIFIED DC CURRENT-SOURCE GENERATION

Available online at ScienceDirect. Procedia Technology 21 (2015 ) SMART GRID Technologies, August 6-8, 2015

NEW VARIABLE AMPLITUDE CARRIER OVERLAPPING PWM METHODS FOR THREE PHASE FIVE LEVEL CASCADED INVERTER

SIMULATION AND EVALUATION OF A PHASE SYNCHRONOUS INVERTER FOR MICRO-GRID SYSTEM

CHAPTER 4 MULTI-LEVEL INVERTER BASED DVR SYSTEM

Performance Improvement of Multilevel Inverter through Trapezoidal Triangular Carrier based PWM

Fifteen Level Hybrid Cascaded Inverter

Speed Control of Induction Motor using Multilevel Inverter

PERFORMANCE EVALUATION OF THREE PHASE SCALAR CONTROLLED PWM RECTIFIER USING DIFFERENT CARRIER AND MODULATING SIGNAL

A NEW TOPOLOGY OF CASCADED MULTILEVEL INVERTER WITH SINGLE DC SOURCE

International Journal of Advance Engineering and Research Development

Keywords Cascaded Multilevel Inverter, Insulated Gate Bipolar Transistor, Pulse Width Modulation, Total Harmonic Distortion.

Implementation of Novel Low Cost Multilevel DC-Link Inverter with Harmonic Profile Improvement

Diode Clamped Multilevel Inverter for Induction Motor Drive

CARRIER BASED PWM TECHNIQUE FOR HARMONIC REDUCTION IN CASCADED MULTILEVEL INVERTERS

Hybrid Modulation Switching Strategy for Grid Connected Photovoltaic Systems

An Interleaved High Step-Up Boost Converter With Voltage Multiplier Module for Renewable Energy System

Z-SOURCE INVERTER WITH A NEW SPACE VECTOR PWM ALGORITHM FOR HIGH VOLTAGE GAIN

Design and Implementation of Quasi-Z-Source Inverter for Off-grid Photovoltaic Systems

CHAPTER 3 APPLICATION OF THE CIRCUIT MODEL FOR PHOTOVOLTAIC ENERGY CONVERSION SYSTEM

A Comparative Modelling Study of PWM Control Techniques for Multilevel Cascaded Inverter

Analysis of switched inductor Z-source modified cascaded H-Bridge multilevel inverter

ISSN Vol.05,Issue.05, May-2017, Pages:

A New Single-Phase Multilevel Inverter with Reduced Number of Switches for Solar Applications

New Multi Level Inverter with LSPWM Technique G. Sai Baba 1 G. Durga Prasad 2. P. Ram Prasad 3

Multilevel Inverter with Coupled Inductors with Sine PWM Techniques

Harmonic Reduction in Induction Motor: Multilevel Inverter

A New Multilevel Inverter Topology with Reduced Number of Power Switches

Performance of Sinusoidal Pulse Width Modulation based Three Phase Inverter

Modeling and Analysis of Novel Multilevel Inverter Topology with Minimum Number of Switching Components

Centralized Solar PV Systems for Static Loads Using Constant Voltage Control Method

INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY

CHAPTER 5 MODIFIED SINUSOIDAL PULSE WIDTH MODULATION (SPWM) TECHNIQUE BASED CONTROLLER

IEEE Transactions On Circuits And Systems Ii: Express Briefs, 2007, v. 54 n. 12, p

Grid Connected photovoltaic system based on Chain cell converter Using Simulink

Reduction Of Harmonics & Torque Ripples Of Bldc Motor By Cascaded H-Bridge Multi Level Inveter Using Current & Speed Control Techniques

Modular Grid Connected Photovoltaic System with New Multilevel Inverter

Photovoltaic Controller with CCW Voltage Multiplier Applied To Transformerless High Step-Up DC DC Converter

A hybrid multilevel inverter topology for drive applications

Simulation and Analysis of ASCAD Multilevel Inverter with SPWM for Photovoltaic System

Multilevel DC-link Inverter Topology with Less Number of Switches

Sepic Topology Based High Step-Up Step down Soft Switching Bidirectional DC-DC Converter for Energy Storage Applications

Design and Evaluation of Solar Inverter for Different Power Factor Loads

DESIGN AND IMPLEMENTATION OF SINGLE PHASE INVERTER

Single Phase Inverter using PIC Controller

Minimization Of Total Harmonic Distortion Using Pulse Width Modulation Technique

SVPWM Technique for Cuk Converter

COMPARISON OF GRID CONNECT MULTI-LEVEL INVERTER

DOWNLOAD PDF POWER ELECTRONICS DEVICES DRIVERS AND APPLICATIONS

A Novel Asymmetric Three-Phase Cascaded 21 Level Inverter Fed Induction Motor Using Multicarrier PWM with PI and Fuzzy Controller

AC VOLTAGE CONTROLLER (RMS VOLTAGE CONTROLLERS)

Switching Angles and DC Link Voltages Optimization for. Multilevel Cascade Inverters

Performance and Analysis of Hybrid Multilevel Inverter fed Induction Motor Drive

EVALUATION OF VARIOUS UNIPOLAR MULTICARRIER PWM STRATEGIES FOR FIVE LEVEL FLYING CAPACITOR INVERTER

Lecture 4 ECEN 4517/5517

SIMULATION AND FABRICATION OF SINGLE PHASE Z-SOURCE INVERTER FOR RESISTIVE LOAD

Lecture 19 - Single-phase square-wave inverter

High Voltage-Boosting Converter with Improved Transfer Ratio

Selective Harmonic Elimination (SHE) for 3-Phase Voltage Source Inverter (VSI)

CHAPTER 6 ANALYSIS OF THREE PHASE HYBRID SCHEME WITH VIENNA RECTIFIER USING PV ARRAY AND WIND DRIVEN INDUCTION GENERATORS

A Novel Single-Stage Push Pull Electronic Ballast With High Input Power Factor

Grid Tied Solar Panel Interfacing using 2( Level Inverter with Single Carrier Sinusoidal Modulation; where N is the number of H-bridges

Transcription:

Circuits and Systems, 2016, 7, 3371-3383 Published Online August 2016 in SciRes. http://www.scirp.org/journal/cs http://dx.doi.org/10.4236/cs.2016.710287 Minimization of Switching Devices and Driver Circuits in Multilevel Inverter S. Jawahar 1, P. Ramamoorthy 2 1 HOD/Electrical, VSVN Polytechnic College, Virudhunagar, India 2 ECE, Adhitya Institute of Technology, Coimbatore, India Received 6 May 2016; accepted 15 May 2016; published 29 August 2016 Copyright 2016 by authors and Scientific Research Publishing Inc. This work is licensed under the Creative Commons Attribution International License (CC BY). http://creativecommons.org/licenses/by/4.0/ Abstract The various configurations of multilevel inverter involve the use of more numbers of switching devices, energy storage devices and/or unidirectional devices. Each switching unit necessitates the add-on driver circuit for proper functionality. Cascaded H-Bridge Multilevel Inverter requires overlapped switching pulses for the switching devices in positive and negative arms of the bridge which may lead to short circuit during the device failure. This work addresses the problems in different configurations of multilevel inverter by using reduced number of switching and energy storage devices and driver circuits. In the present approach Single Switch is used for each stair case positive output and single H-Bridge for phase reversal. Driver circuits are reduced by using the property of body diode of the MOSFET. Switching pulses are generated by Arduino Development Board. The circuit is simulated using Matlab. More so, through experimental means, it is physically tested and results are analyzed for the 5-step inverter and thereby simulation is fully validated. Consequently, cycloconverter operation of the circuit is simulated using Matlab. Moreover, half bridge configuration of the multilevel inverter is also analyzed for high frequency induction heating applications. Keywords H-Bridge Multilevel Inverter, Single Switch Multilevel Inverter, Body Diode, Switching Angle, THD, Cycloconverter, Half Bridge Multilevel Inverter 1. Introduction Multilevel inverters find applications in domestic and industrial power system. These inverters basically convert DC power from stand alone units like solar cell, fuel cell and battery into AC power. For this power conversion, How to cite this paper: Jawahar, S. and Ramamoorthy, P. (2016) Minimization of Switching Devices and Driver Circuits in Multilevel Inverter. Circuits and Systems, 7, 3371-3383. http://dx.doi.org/10.4236/cs.2016.710287

multilevel inverter uses an array of power switches, DC sources and in some cases diodes/capacitors. The concept of multilevel inverter is first introduced by Baker Richard H and Bannister Lawrence H, in their work titled Electric Power Converter. They designed a system that employed a number of stages connected in cascade. Each stage includes an electrical energy source or an electrical energy storage unit and switch means adapted to bypass the energy source or storage unit, to interconnect the source or storage unit with other electrical energy sources or storage units across a load in a programmed fashion, and to reverse the direction of current flow in the load to apply, for example, a quasi-sinusoidal voltage across the load [1]. Figure 1 shows the basic arrangement of multilevel inverter. It includes an array of switches and voltage sources, the output of which generates voltages with stepped waveforms. The commutation of the switches permits the addition of the voltages sources, which reaches high voltage at the output. It allows low staircase switching frequency and also high PWM frequency [2]. The cascaded multilevel inverters are formed by connecting H-Bridge Modules in series. Each module is connected with its own DC source and by proper switching sequence of series connected H-Bridge module; stepped sine waveform is produced. This inverter is applicable to high voltage, high power applications such as flexible AC transmission systems (FACTS) including static VAR generation (SVG), power line conditioning, series compensation, phase shifting and voltage balancing and fuel cell and photovoltaic utility interface systems [3]. Single phase full bridge inverter with a DC source can produce 3-level waveform. A cascaded H-bridge multilevel inverter can produce a maximum of (2S + 1) distinct level of voltage, where S is the number of DC sources. Each switch requires a related gate drive circuit. This may cause the overall system to be more expensive and complex. Figure 2 represents five-step cascaded H-bridge inverter circuit. Five-step cascaded H-Bridge inverter circuit requires 20 switching devices. Moreover, the bottom switches in each arm are of high side switching type. It requires 10 driver circuits. Figure 1. Basic arrangement of cascaded multilevel inverter. Figure 2. Five step cascaded H-bridge inverter. 3372

In this paper, single switch for each step of staircase waveform generation is presented. With this arrangement S + 4 switches can produce S + 1 steps of voltages. For five steps, the proposed circuit needs only 9 switches. Driver circuits need for this arrangement is two. To reduce the number of driver circuits, stepped voltage is shifted to drain of the switching MOSFET. By changing the switching angle of the load bridge, cycloconvertor operation is obtained. Half-bridge single-phase inverter is analyzed for three levels in [4]. Cascaded multilevel inverter (MLI) based on Secondary Multilevel Constituent (SMC) consisting of a series of stacked half bridge cells and an H-bridge inverter is proposed in [5]. This MLI outputs higher voltage levels with the same number of switching devices. Problem arises when using half-bridge for multilevel. This work addresses the problem in implementing half-bridge multilevel inverter. 2. Single Switch Multilevel Inverters 2.1. Single Switch Multilevel Inverter Operation Figure 3 represents single switch multilevel inverter circuit. In this circuit only one switch is provided for each level and an H bridge is used only in the output stage. The individual dc sources are connected to load through the switches at timed intervals of sinusoidal steps. At the source terminal of the first MOSFET switch dc sources are accumulated by the holding capacitor and directed to its source terminal. Diode in series with the switching device prevents the accumulated voltage from returning to the dc source. One of the main advantages of the multilevel inverter (MLI) is that it is able to produce low total harmonic distortion (THD) voltage waveforms. This is because the MLI is characterized by a large number of voltage vectors [6]. Total Harmonic Distortion is reduced in multilevel inverter by increasing the number of levels. A lot of algorithms are tried by various researchers to reduce the THD of the multilevel inverter. In this work, a simple approach is proposed. Each stage of inverter is switched at an angle, by taking into account the % of voltage of the current stage to the peak voltage i.e. % of number of steps. Table 1 shows the switching angle for each level of 11 step multilevel inverter. Figure 3. Five steps multilevel inverter. 3373

Table 1. Switching angle for 11-step inverter circuit. Level Normalized Value of Voltage referring to peak Switching angle 0 0 0 1 0.1 5.739 2 0.2 11.54 3 0.3 17.457 4 0.4 23.57 5 0.5 30 6 0.6 36.87 7 0.7 44.43 8 0.8 53.13 9 0.9 64.158 10 0.999 87.44 Figure 4 shows the Matlab simulation result for the 11-step inverter circuit. Voltage at the drain of the first MOSFET is in the upper side and voltage at the load point is in the lower side of the figure. The rms value of the output voltage is given by 1 t2 2 t3 2 tm 1 2 Vrms = v dt 2v dt mv dt T + t + + 1 t (1) 2 tm 2 where m = number of levels; v = voltage of the individual cell; T = time taken to reach peak value. For the frequency of 50 Hz and switching angle given in Table 1 the rms voltage value of output waveform is V rms = 180.7 Volts for V = 264 Volts Figure 5 and Figure 6 represent the voltage and current total harmonic distortion curve for the 11-step multi level inverter with resistive inductive load. Fifth harmonics is predominant for the selected switching angle and third harmonics predominate when the load is resistive in the current THD. Fundamental frequency = 50 Hz; Fundamental voltage = 255.3 Volts; Total Harmonic Distortion = 4.96. When the load is inductive, total harmonic distortion slightly increases (5.68) due to the fact that the induced voltage in the inductor with time varying stepped input varies. Fundamental frequency = 50 Hz; Fundamental current = 2.241 Amps; THD = 5.68. The main disadvantage of cascaded H-Bridge topology is that large number of driver circuits require for gating the switches. High side switching (load connected to the source side) requires gate to source voltage greater than threshold voltage. In order to turn on the N channel MOSFET in high side switching, the gate voltage, V g, should be greater than threshold and output. dc Vg > Vout + Vth For this purpose, high side switching requires driver circuit for each switching device. To solve this issue, voltage shifting from source to load through body diode is proposed in this paper. In n channel enhancement MOSFET, P-type body is shorted to the source terminal resulting in an intrinsic diode with anode at the source and cathode at the drain. While the MOSFET is turning off, the diode cannot conduct until it is forward biased. As the voltage across the MOSFET increases from near zero to the full input voltage V in, it conducts the full output current. Once the diode is forward biased the current starts transferring from the MOSFET to the diode. During the reverse transition, first current is transferred from the diode to the MOSFET, and then the voltage across the MOSFET reduces from V in to the conduction voltage drop. Figure 7 shows the circuit arrangement for the proposed 5 step multilevel inverter. In this arrangement, Positive Staircase Voltage is obtained from the point where all the sources of MOSFETs are short circuited. Bridge circuit at the output stage provide positive 3374

Figure 4. 11-step multilevel inverter. Figure 5. Voltage THD of 11-step multilevel inverter. and negative half cycles to the load. Since the load is connected to the source side, there is a need of driver circuits. The drain of the first MOSFET in the array holds all the staircase values due to the effect of the body diode. Hence bridge circuit is fed from drain of the first MOSFET. To avoid power loss and ensure holding of positive side staircase voltage for the period of switching, a capacitor is connected between source point and ground. Proper selection of capacitor value is necessary to ensure non distorted waveform. 3375

Figure 6. THD of 11-step multilevel inverter with inductive load. Figure 7. Simulation circuit arrangement of proposed 5-step multilevel inverter. 3376

Figure 8 and Figure 9 show the simulated output waveform and voltage at the drain of the first MOSFET and voltage THD. Fundamental frequency = 50 Hz; Fundamental voltage = 104 Volts; Total Harmonic Distortion = 12.36. Figure 8. Output waveform-bridge and drain of first MOSFET. Figure 9. THD of 5-level multilevel inverter. 3377

In the Sample (also commonly known as Track) mode, the voltage on the hold capacitor (C H ) follows the input signa-with a certain delay and bandwidth limitation. In the Hold mode, the capacitor is disconnected from the input signal and it is supposed to hold the voltage present before it was disconnected. In this circuit, holding capacitor operates in sample mode when switching devices ON and hold mode when switching devices OFF. The capacitor in the circuit is to hold the previous step voltage during the switching interval between the consecutive switching devices. Considering the switch off time of the MOSFET 1 msec interval is given from Arduino board. dvc ic = (2) dt c To minimize or zero the capacitor current, the value of rate of change of voltage/msec multiplied by C value should approaches zero. The value of capacitance may ranges from 0.01 µf to 0.01µF. Figure 10 represents the current through each switching devices in the proposed multilevel inverter. Current through the first switching device is the negative sum of the current flows through the switching devices. This is due to the fact that the current through each switching devices is accumulated in the source of the first switching device and delivered to the load through drain of the first device. Figure 11 represents the current through capacitor (upper) connected in the source and load current (lower). The capacitor current, one which is not useful current, is less than 3% of the useful current. The required rating of switching devices is given in Table 2. 2.2. Experimental Setup for the Proposed Multilevel Inverter and Results Figures 12-16 show the experimental setup for the proposed five step multilevel inverter, voltage at drain of the first MOSFET with high resistance and capacitance at the source while load is connected at the drain of the first MOSFET. Figure 10. Current through switching devices and load. Table 2. Switching devices and required current rating. Switching Device Devices in the bridge circuit Devices in the first and last levels Devices in the mid levels Current rating Load current Load current Less than load current 3378

Figure 11. Current through capacitor and load. Figure 12. Circuit diagram of the proposed 5-step multilevel inverter. 3379

Figure 13. Experimental setup for five-level multilevel inverter. Figure 14. Voltage at the drain of the first MOSFET with resistance at source. Figure 15. Voltage at the drain of the first MOSFET with capacitance at source. 3380

Figure 16. Submultiple frequency current waveform. Circuit Components: N Channel MOSFET 2N7000 (0.2A, 60 Volts); Capacitor 0.1 µf/100 Volts; Arduino Board for gate pulse input; 9 Volt Batter 5-No. When resistor is connected between sources and ground, power loss occurs in it and the stepped voltage is discontinuous. When capacitor is connected, the power loss is very much less (less than 3%) and rising edge of the stepped voltage is continuous. 2.3. Cycloconverter Operation Cycloconverter converts ac power frequency into submultiples of power frequency by ac-ac conversion without an intermediate link. In the proposed multilevel inverter, only positive stepped sine waveform is available at the drain of the first MOSFET of the multilevel inverter. At the bridge stage, the sub multiple frequency of the base frequency generated by the single switch multilevel inverter stage could be obtained. Figure 15 represents cycloconverter simulated using the proposed multilevel inverter for the submultiple frequency of 6, i.e. 50/6. 3. Half Bridge Multilevel Inverter for High Frequency Induction Heating The induction heating power supply adopting cascaded multilevel inverter with improved quality of output voltage in induction heating power supply inverter, a harmonics control mean of output voltage by selecting switching angles were presented in [7]. Single switch multilevel inverter is not suitable for this application. In this paper Half bridge multilevel inverter is suggested for this high frequency application. Figure shows the simulation circuit based on half bridge multilevel inverter. The half bridge multilevel inverter consists of half bridge and centre tapped stand alone dc sources for each level and a common half bridge and centre tapped stand alone dc source with voltage of n*v dc where n is the number of steps and V dc is the voltage of each dc source. Figures 17-19 represents the high frequency half bridge inverter simulation circuit, current waveform and voltage THD. Simulation Parameters: Frequency 50 KHz; Inductor 2.733e 6 Henry; Coil resistance 0.1165 Ohm; Capacitor 3.7 e 6 Farad Smoothing inductor 10 mh. 4. Conclusion This work proposes a multilevel inverter with reduced number of switches and driver circuits by using single 3381

Figure 17. 10-step half bridge inverter for induction heating. Figure 18. Current waveform of half bridge inverter. Figure 19. Voltage THD of half bridge inverter. 3382

switch for each step and the effect of body diode in the MOSFET. The circuit is simulated and verified by experimental setup. Total harmonic distortion of voltage and current is within the limit of IEEE standard. Submultiple frequency at the H-bridge stage is obtained by simulation. A half-bridge multilevel inverter is simulated for high frequency applications. 5. Future Work The multilevel inverter used in ups system is based on multi-winding transformer with one primary and several output coils, thus producing several partial AC square waveforms. The inverter output stage combines these partial voltages in order to produce the sinusoidal output voltage. The multilevel inverter proposed in this work is suitable to design a multilevel inverter for ups without using multi-winding transformer and is to be tested. Solar based single phase motor drive application using the proposed multilevel inverter is to be tested. References [1] Baker, R.H. and Bannister, L.H. (1975) Electric Power Converter. US Patent US 386743A. [2] Tolbert, L.M., Peng, F.Z. and Habetler, T.G. (2000) Multilevel PWM Methods at Low Modulation Indices. IEEE Transactions on Power Electronics, 15, 719-725. http://dx.doi.org/10.1109/63.849042 [3] Peng, F.Z., Lai, J.-S., McKeever, J. and Van Coevering, J. (1995) Multilevel Cascade Voltage Source Inverter with Separate DC Sources. US 5642275 A. [4] Liu, Q.F., Leng, Z.X., Sun, J.K. and Wang, H.M. (2012) The Harmonics Control Method of Inverter in Induction Heating Power Supply. In: Hu, W.S., Ed., Advances in Electrical and Electronics, Volume 155, Springer Berlin, Heidelberg, 461-468. [5] Thamizharasan, S., Baskaran, J., Ramkumar, S. and Jeevananthan, S. (2012) A Modular Multilevel Inverter with Cascaded Half Bridge Cells. IEEE International Conference on Power Electronics, Drives and Energy Systems (PEDES), Bengaluru, 16-19 December 2012, 1-6. http://dx.doi.org/10.1109/pedes.2012.6484449 [6] Lipo, T.A. and Sinha, G. (2000) DC Bus Voltage Balancing and Control in Multilevel Inverters. US Patent US 6031738. [7] Vahedi, H. and Al-Haddad, K. (2013) Half-Bridge Based Multilevel Inverter Generating Higher Voltage and Power. IEEE Electrical Power & Energy Conference (EPEC), Halifax, 21-23 August 2013, 1-6. Submit or recommend next manuscript to SCIRP and we will provide best service for you: Accepting pre-submission inquiries through Email, Facebook, LinkedIn, Twitter, etc. A wide selection of journals (inclusive of 9 subjects, more than 200 journals) Providing 24-hour high-quality service User-friendly online submission system Fair and swift peer-review system Efficient typesetting and proofreading procedure Display of the result of downloads and visits, as well as the number of cited articles Maximum dissemination of your research work Submit your manuscript at: http://papersubmission.scirp.org/ 3383