I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 I/O 7

Similar documents
I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7 A 15 7

128K x 8 Static RAM CY7C1019B CY7C10191B. Features. Functional Description. Logic Block Diagram. Pin Configurations

I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 I/O 6 A 16 I/O 7

PRELIMINARY C106A 1. 7C106A 12 7C106A 15 7C106A 20 7C106A 25 7C106A 35 Maximum Access Time (ns) Maximum Operating

I/O 1 I/O 2 I/O 3 A 10 6

I/O 1 I/O 2 I/O 3 A 10 6

64K x 1 Static RAM CY7C187. Features. Functional Description. Logic Block Diagram. Pin Configurations. Selection Guide DIP. SOJ Top View.

A 4 A 3 A 2 ROW DECODER 64K x 16 RAM Array I/O 1 I/O X 2048 I/O 9 I/O 16

SENSE AMPS POWER DOWN


1 Mbit (128K x 8) Static RAM

256K (32K x 8) Static RAM

8K x 8 Static RAM CY6264. Features. Functional Description

256K (32K x 8) Static RAM

64K x V Static RAM Module

256K x 8 Static RAM Module


512 x 8 Registered PROM

CY Features. Logic Block Diagram

2Kx8 Dual-Port Static RAM

2K x 8 Reprogrammable PROM

4-Mbit (512K words 8 bit) Static RAM with Error-Correcting Code (ECC)

32K x 8 Power Switched and Reprogrammable PROM

32K x 8 Power Switched and Reprogrammable PROM

32K x 8 Reprogrammable Registered PROM

128K (16K x 8-Bit) CMOS EPROM

8K x 8 EPROM CY27C64. Features. Functional Description. fax id: 3006

5V 128K X 8 HIGH SPEED CMOS SRAM

P4C164LL. VERY LOW POWER 8Kx8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 55 ma CMOS Standby: 3 µa

1K x 8 Dual-Port Static RAM

2K x 8 Reprogrammable PROM

8K x 8 Power-Switched and Reprogrammable PROM

P4C1256L LOW POWER 32K X 8 STATIC CMOS RAM FEATURES DESCRIPTION V CC. Current (Commercial/Industrial) Operating: 70mA/85mA CMOS Standby: 100µA/100µA

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

SRAM AS5C K x 8 SRAM Ultra Low Power SRAM. PIN ASSIGNMENT (Top View) AVAILABLE AS MILITARY SPECIFICATION FEATURES GENERAL DESCRIPTION

64-Macrocell MAX EPLD

P4C1257/P4C1257L. ULTRA HIGH SPEED 256K x 1 STATIC CMOS RAMS FEATURES DESCRIPTION. Full CMOS. Separate Data I/O

P4C1041 HIGH SPEED 256K x 16 (4 MEG) STATIC CMOS RAM

P4C1299/P4C1299L. ULTRA HIGH SPEED 64K x 4 STATIC CMOS RAM FEATURES DESCRIPTION. Full CMOS, 6T Cell. Data Retention with 2.0V Supply (P4C1299L)

PSRAM 2-Mbit (128K x 16)

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs

IS61C1024AL IS64C1024AL

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS63LV1024 IS63LV1024L 128K x 8 HIGH-SPEED CMOS STATIC RAM 3.3V REVOLUTIONARY PINOUT

256/512/1K/2K/4K x 9 Asynchronous FIFO

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

1 K 8 Dual-Port Static RAM

64K x 16 HIGH-SPEED CMOS STATIC RAM JUNE 2005

IS65C256AL IS62C256AL

IS65C256AL IS62C256AL

1 K / 2 K 8 Dual-port Static RAM

32K Word x 8 Bit. Rev. No. History Issue Date Remark 2.0 Initial issue with new naming rule Dec.27,2004

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

BSI BH62UV8000. Ultra Low Power/High Speed CMOS SRAM 1M X 8 bit

Very Low Power CMOS SRAM 2M X 8 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

2K x 8 Reprogrammable Registered PROM

32K-Word By 8 Bit. May. 26, 2005 Jul. 04, 2005 Oct. 06, 2005 May. 16, Revise DC characteristics Dec. 13, 2006

IS61C25616AL IS61C25616AS IS64C25616AL IS64C25616AS

Ultra Low Power/High Speed CMOS SRAM 512K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.

64/256/512/1K/2K/4K/8K x 9 Synchronous FIFOs

Functional Block Diagram. Row Decoder. 512 x 512 Memory Array. Column I/O. Input Data Circuit. Column Decoder A 9 A 14. Control Circuit

3.3V Zero Delay Buffer

IS61WV2568EDBLL IS64WV2568EDBLL

Very Low Power CMOS SRAM 64K X 16 bit. Pb-Free and Green package materials are compliant to RoHS. STANDBY (ICCSB1, Max) V CC=3.0V

IS62C5128BL, IS65C5128BL

DESCRIPTION DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

High Speed Super Low Power SRAM CS18LV Revision History. 8K-Word By 8 Bit

3.3V Zero Delay Buffer

4-Mbit (256K words 16 bit) Static RAM with PowerSnooze and Error Correcting Code (ECC)

1Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 16 I/O 0 -I/O 7

DS1270W 3.3V 16Mb Nonvolatile SRAM

2M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr..15,2014

4M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr.15,2014

TC55VBM316AFTN/ASTN40,55

TOSHIBA MOS DIGITAL INTEGRATED CIRCUIT SILICON GATE CMOS

256/512/1K/2K/4K x 9 Asynchronous FIFO

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

IS61WV25632ALL/ALS IS61WV25632BLL/BLS IS64WV25632BLL/BLS

FailSafe PacketClock Global Communications Clock Generator

1M Words By 8 bit. Rev. No. History Issue Date Remark 1.0 Initial issue Aug.17,2016

Very Low Power/Voltage CMOS SRAM 128K x 16 or 256K x 8 bit switchable DESCRIPTION. SPEED ( ns ) STANDBY. ( ICCSB1, Max ) BLOCK DIAGRAM

2K x 8 Dual-Port Static RAM

IS61WV51216ALL IS61WV51216BLL IS64WV51216BLL

R1RP0416D Series. 4M High Speed SRAM (256-kword 16-bit) Description. Features. Ordering Information. REJ03C Z Rev Mar.12.

4Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 17 I/O 0 -I/O 15 V CC V SS

One-PLL General Purpose Clock Generator

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

1M Async Fast SRAM. Revision History CS16FS1024(3/5/W) Rev. No. History Issue Date

16M Async Fast SRAM. Rev. No. History Issue Date 1.0 Initial issue Apr. 15,2014

IS61WV10248ALL IS61WV10248BLL IS64WV10248BLL

14-Bit Registered Buffer PC2700-/PC3200-Compliant

Low Skew Clock Buffer

IS61WV10248EDBLL IS64WV10248EDBLL

P4C147 ULTRA HIGH SPEED 4K x 1 STATIC CMOS RAM

IS61WV25616ALL/ALS IS61WV25616BLL/BLS IS64WV25616BLL/BLS

DECODER I/O DATA CIRCUIT CONTROL CIRCUIT

Transcription:

Features High speed t AA = 12 ns Low active power 1320 mw (max.) Low CMOS standby power (Commercial L version) 2.75 mw (max.) 2.0V Data Retention (400 µw at 2.0V retention) Automatic power-down when deselected TTL-compatible inputs and outputs Easy memory expansion with and OE features Available in Pb-free and non Pb-free 36-Lead (400-Mil) Molded SOJ Logic Block Diagram Functional Description [1] 512K x 8 Static RAM The CY7C1049B is a high-performance CMOS static RAM organized as 524,288 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable () and Write Enable () inputs LOW. Data on the eight I/O pins (I/O 0 through I/O 7 ) is then written into the location specified on the address pins (A 0 through A 18 ). Reading from the device is accomplished by taking Chip Enable () and Output Enable (OE) LOW while forcing Write Enable () HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins. The eight input/output pins (I/O 0 through I/O 7 ) are placed in a high-impedance state when the device is deselected ( HIGH), the outputs are disabled (OE HIGH), or during a write operation ( LOW, and LOW). The CY7C1049B is available in a standard 400-mil-wide 36-pin SOJ package with center power and ground (revolutionary) pinout. Pin Configuration SOJ Top View A 0 A 1 A 2 A 3 A 4 A 5 A 6 A 7 A 8 A 9 A 10 ROW DECODER INPUT BUFFER 512K x 8 ARRAY SENSE AMPS I/O 0 I/O 1 I/O 2 I/O 3 I/O 4 I/O 5 A 0 A 1 A 2 A 3 A 4 I/O 0 I/O 1 GND I/O 2 I/O3 A 5 A 6 A 7 A 8 A 9 1 2 3 4 5 6 7 8 9 10 11 12 13 36 35 34 33 32 31 30 29 28 27 26 25 24 14 23 15 22 16 21 17 20 18 19 NC A 18 A 17 A 16 A 15 OE I/O 7 I/O 6 GND I/O 5 I/O 4 A 14 A 13 A 12 A 11 A 10 NC COLUMN DECODER POR DOWN I/O 6 I/O 7 OE A11 A12 A13 A 14 A 15 A16 A17 A18 Note: 1. For guidelines on SRAM system design, please refer to the System Design Guidelines Cypress application note, available on the internet at www.cypress.com. Cypress Semiconductor Corporation 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Document #: 38-05169 Rev. *B Revised August 31, 2006

Selection Guide -12-15 -17 Maximum Access Time (ns) 12 15 17 Maximum Operating Current (ma) 240 220 195 Maximum CMOS Standby Commercial 8 8 8 Current (ma) Industrial - - - Commercial L - - 0.5 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature... 65 C to +150 C Ambient Temperature with Power Applied... 55 C to +125 C Supply Voltage on to Relative GND [2]... 0.5V to +7.0V DC Voltage Applied to Outputs in High Z State [2]... 0.5V to + 0.5V DC Input Voltage [2]... 0.5V to + 0.5V Current into Outputs (LOW)... 20 ma Static Discharge Voltage... >2001V (per MIL-STD-883, Method 3015) Latch-Up Current... >200 ma Operating Range Ambient Range Temperature Commercial 0 C to +70 C 4.5V 5.5V Industrial 40 C to +85 C Electrical Characteristics Over the Operating Range Parameter Description Test Conditions -12-15 -17 Min. Max. Min. Max. Min. Max. Unit V OH Output HIGH Voltage = Min., I OH = 4.0 ma 2.4 2.4 2.4 V V OL Output LOW Voltage = Min., I OL = 8.0 ma 0.4 0.4 0.4 V V IH Input HIGH Voltage 2.2 + 0.3 2.2 + 0.3 2.2 + 0.3 V IL Input LOW Voltage [2] 0.3 0.8 0.3 0.8 0.3 0.3 V I IX Input Leakage Current GND < V I < 1 +1 1 +1 1 +1 µa I OZ Output Leakage Current GND < V OUT <, Output Disabled 1 +1 1 +1 1 +1 µa I CC I SB1 I SB2 Operating Supply Current Automatic Power-Down Current TTL Inputs Automatic Power-Down Current CMOS Inputs = Max., 240 220 195 ma f = f MAX = 1/t RC Max., > V IH V IN > V IH or V IN < V IL, f = f MAX Max., > 0.3V, V IN > 0.3V, or V IN < 0.3V, f = 0 40 40 40 ma Com l 8 8 8 ma Com l L - - 0.5 ma Ind l - - 8 ma V Note: 2. Minimum voltage is 2.0V for pulse durations of less than 20 ns. Document #: 38-05169 Rev. *B Page 2 of 9

Capacitance [3] Parameter Description Test Conditions Max. Unit C IN Input Capacitance T A = 25 C, f = 1 MHz, 8 pf C OUT I/O Capacitance = 5.0V 8 pf AC Test Loads and Waveforms R1 481Ω 5V OUTPUT 30 pf INCLUDING JIG AND SCOPE (a) R1 481 Ω 5V OUTPUT R2 5 pf 255Ω INCLUDING JIG AND SCOPE (b) R2 255Ω 3.0V GND 3 ns 10% ALL INPUT PULSES 90% 90% 10% 3 ns Equivalent to: THÉ VENIN EQUIVALENT 167Ω OUTPUT 1.73V Note: 3. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05169 Rev. *B Page 3 of 9

Switching Characteristics Over the Operating Range [4] -12-15 -17 CY7C1049B Parameter Description Min. Max. Min. Max. Min. Max. Unit Read Cycle t power (typical) to the First Access [5] 1 1 1 ms t RC Read Cycle Time 12 15 17 ns t AA Address to Data Valid 12 15 17 ns t OHA Data Hold from Address Change 3 3 3 ns t A LOW to Data Valid 12 15 17 ns t DOE OE LOW to Data Valid 6 7 8 ns t LZOE OE LOW to Low Z [7] 0 0 0 ns t HZOE OE HIGH to High Z [6, 7] 6 7 7 ns t LZ LOW to Low Z [7] 3 3 3 ns t HZ HIGH to High Z [6, 7] 6 7 7 ns t PU LOW to Power-Up 0 0 0 ns t PD HIGH to Power-Down 12 15 17 ns [8, 9] Write Cycle t WC Write Cycle Time 12 15 17 ns t S LOW to Write End 10 12 12 ns t AW Address Set-Up to Write End 10 12 12 ns t HA Address Hold from Write End 0 0 0 ns t SA Address Set-Up to Write Start 0 0 0 ns t P Pulse Width 10 12 12 ns t SD Data Set-Up to Write End 7 8 8 ns t HD Data Hold from Write End 0 0 0 ns t LZ HIGH to Low Z [7] 3 3 3 ns t HZ LOW to High Z [6, 7] 6 7 8 ns Data Retention Characteristics Over the Operating Range Parameter Description Conditions [11] Min. Max. Unit V DR for Data Retention 2.0 V I CCDR Data Retention Current Com l L = V DR = 2.0V, 200 µa [3] > 0.3V t CDR Chip Deselect to Data Retention Time 0 ns V IN > 0.3V or V IN < 0.3V [10] t R Operation Recovery Time t RC ns Notes: 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I OL /I OH and 30-pF load capacitance. 5. This part has a voltage regulator which steps down the voltage from 5V to 3.3V internally. t power time has to be provided initially before a read/write operation is started. 6. t HZOE, t HZ, and t HZ are specified with a load capacitance of 5 pf as in part (b) of AC Test Loads. Transition is measured ±500 mv from steady-state voltage. 7. At any given temperature and voltage condition, t HZ is less than t LZ, t HZOE is less than t LZOE, and t HZ is less than t LZ for any given device. 8. The internal write time of the memory is defined by the overlap of LOW, and LOW. and must be LOW to initiate a write, and the transition of either of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write. 9. The minimum write cycle time for Write Cycle no. 3 ( controlled, OE LOW) is the sum of t HZ and t SD. 10. t r < 3 ns for all the speeds 11. No input may exceed + 0.5V. Document #: 38-05169 Rev. *B Page 4 of 9

Data Retention Waveform 3.0V DATA RETENTION MODE V DR > 2V 3.0V t CDR t R Switching Waveforms Read Cycle No. 1 [12, 13] t RC t OHA t AA DATA OUT PREVIOUS DATA VALID DATA VALID [13, 14] Read Cycle No. 2 (OE Controlled) t RC t A OE t HZOE thz t DOE DATA OUT t LZOE HIGH IMPEDAN DATA VALID HIGH IMPEDAN SUPPLY CURRENT t LZ t PU 50% t PD 50% I CC I SB Notes: 12. Device is continuously selected. OE, = V IL. 13. is HIGH for read cycle. 14. Address valid prior to or coincident with transition LOW. Document #: 38-05169 Rev. *B Page 5 of 9

Switching Waveforms (continued) Write Cycle No. 1 ( Controlled) [15, 16] t WC t S t SA t AW t P t S t HA t SD t HD DATA I/O DATA VALID [15, 16] Write Cycle No. 2 ( Controlled, OE HIGH During Write) t WC t S t AW t HA t SA t P OE t SD t HD DATA I/O NOTE 17 DATA IN VALID t HZOE Notes: 15. Data I/O is high impedance if OE = V IH. 16. If goes HIGH simultaneously with going HIGH, the output remains in a high-impedance state. 17. During this period the I/Os are in the output state and input signals should not be applied. Document #: 38-05169 Rev. *B Page 6 of 9

Switching Waveforms (continued) Write Cycle No. 3 ( Controlled, OE LOW) [16] t WC t S t AW t HA t SA t P t SD t HD DATA I/O NOTE 17 DATA VALID t HZ t LZ Ordering Information Speed (ns) Ordering Code Package Name Package Type Operating Range 12 CY7C1049B-12VC 51-85090 36-Lead (400-Mil) Molded SOJ Commercial CY7C1049B-12VXC 36-Lead (400-Mil) Molded SOJ (Pb-free) 15 CY7C1049B-15VC 36-Lead (400-Mil) Molded SOJ CY7C1049B-15VXC 36-Lead (400-Mil) Molded SOJ (Pb-free) CY7C1049B-15VI 36-Lead (400-Mil) Molded SOJ Industrial CY7C1049B-15VXI 36-Lead (400-Mil) Molded SOJ (Pb-free) 17 CY7C1049BL-17VC 36-Lead (400-Mil) Molded SOJ Commercial Document #: 38-05169 Rev. *B Page 7 of 9

Package Diagram 36-lead (400-Mil) Molded SOJ (51-85090) 51-85090-*B All product and company names mentioned in this document may be the trademarks of their respective holders. Document #: 38-05169 Rev. *B Page 8 of 9 Cypress Semiconductor Corporation, 2006. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Document History Page Document Title: CY7C1049B 512K x 8 Static RAM Document Number: 38-05169 REV. ECN NO. Issue Date Orig. of Change Description of Change ** 110209 12/02/01 SZV Change from Spec number: 38-00937 to 38-05169 *A 116465 09/16/02 A Add applications foot note to data sheet, page 1 *B 498501 See ECN NXR Removed 20 ns and 25 ns speed bin Changed the description of I IX from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Updated the Ordering Information Table Document #: 38-05169 Rev. *B Page 9 of 9