Obsolete Product(s) - Obsolete Product(s)

Similar documents
DATA SHEET. PCF pixel matrix driver INTEGRATED CIRCUITS

The ST7588T is a driver & controller LSI for graphic dot-matrix liquid crystal display systems. It contains 132 segment and 80

The ST7528 is a driver & controller LSI for 16-level gray scale graphic dot-matrix liquid crystal display systems. It contains

INTEGRATED CIRCUITS DATA SHEET. PCF pixel matrix driver. Objective specification File under Integrated Circuits, IC12.

DATA SHEET. PCD pixels matrix LCD controller/driver INTEGRATED CIRCUITS Apr 12

Package Type. 6800, 8080, 4-Line, 3-Line interface (without IIC interface)

DATA SHEET. PCF pixels matrix LCD driver INTEGRATED CIRCUITS. Objective specification 2003 Mar 13

SH X Grayscale Dot Matrix OLED/PLED Driver with Controller. Features. General Description 1 V2.2

RW1072-0A-001 INTRODUCTION FEATURES. Driver Output Circuit. Microprocessor Interface. Internal Memory. On-chip Low Power Analog Circuit FUNCTION

RW1026 Dot Matrix 48x4 LCD Controller / Driver

SSD1805. Advance Information. 132 x 68 STN LCD Segment / Common Monochrome Driver with Controller

KS SEG / 129 COM DRIVER & CONTROLLER FOR 4 GRAY SCALE STN LCD. February Ver Prepared by: Hyung-Suk, Kim.

SSD1848. Advanced Information. 130 x 130 STN LCD Segment / Common 4G/S Driver with Controller

SSD0303. Advance Information. 132 x 64 Dot Matrix OLED/PLED Segment/Common Driver with Controller

DS4000 Digitally Controlled TCXO

SSD1607. Product Preview. Active Matrix EPD 200 x 300 Display Driver with Controller

DS1803 Addressable Dual Digital Potentiometer

16 Channels LED Driver

DS1307ZN. 64 X 8 Serial Real Time Clock PIN ASSIGNMENT FEATURES

Universal LCD driver for low multiplex rates. AEC Q100 grade 2 compliant for automotive applications.

AZ DISPLAYS, INC. SPECIFICATIONS FOR LIQUID CRYSTAL DISPLAY COMPLETE LCD SOLUTIONS. AGM1064B Series PART NUMBER:

DS1307ZN. 64 X 8 Serial Real Time Clock

HT16C22/HT16C22G RAM Mapping 44 4 LCD Controller Driver

Pin Assignment SEG28 SEG29 SEG30 SEG31 SEG32 SEG33 SEG34 SEG35 SEG36 SEG37 SEG38 VDD SDA SCL COM0 COM1 COM2 COM3 COM4 COM5 COM6 COM

IN1307N/D/IZ1307 CMOS IC of Real Time Watch with Serial Interface, 56 Х 8 RAM

NJU6655. Preliminary. 64-common X 160-segment + 1-icon common Bitmap LCD Driver ! GENERAL DESCRIPTION ! PACKAGE OUTLINE ! FEATURES

LCD driver for low multiplex rates. For a selection of NXP LCD segment drivers, see Table 30 on page 56.

HD66702 (LCD-II/E20) (Dot Matrix Liquid Crystal Display Controller/Driver) Description. Features

HT162X HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 COM

DS1621. Digital Thermometer and Thermostat FEATURES PIN ASSIGNMENT

HT162X HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 COM

S6A0093 Specification Revision History

HT16C23/HT16C23G RAM Mapping 56 4 / 52 8 LCD Driver Controller

3-Channel Fun LED Driver

TSM Channel Self Calibration Capacitive Touch Sensor SPECIFICATION V1.0

DS1807 Addressable Dual Audio Taper Potentiometer

ULTRACHIP The Coolest LCD Driver, Ever! HIGH-VOLTAGE MIXED-SIGNAL IC. 65x132 STN Controller-Driver

Block Diagram , E I F = O 4 ) + J H 6 E E C + E H? K E J +,, H E L A H * E = I + E H? K E J + + % 8,, % 8 +, * * 6 A. H A G K A? O

RAM Mapping 72*4 / 68*8 / 60*16 LCD Driver Controller HT16C24/HT16C24G

DS1307/DS X 8 Serial Real Time Clock

IZ602 LCD DRIVER Main features: Table 1 Pad description Pad No Pad Name Function

SSD1332. Advance Information. 96RGB x 64 Dot Matrix OLED/PLED Segment/Common Driver with Controller

180-Channel LCD Driver with Built-in RAM for LCD Dot Matrix Displays

Built-in LCD display RAM Built-in RC oscillator

LAPIS Semiconductor ML9058E

SH X 64 Dot Matrix OLED/PLED Segment/Common Driver with Controller. Features. General Description 1 V2.3

SSD1320. Advance Information. 160 x 160, 16 Gray Scale Dot Matrix OLED/PLED Segment/Common Driver with Controller

ML9478C GENERAL DESCRIPTION FEATURES. FEDL9478C-01 Issue Date: Apr. 25, Static, 1/2 Duty, 1/3 Duty, 1/4 Duty 80 Outputs LCD Driver

PATENTED. PAT No. : HT1622/HT1622G RAM Mapping 32 8 LCD Controller for I/O MCU. Features. General Description.

HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 HT1627 HT16270 COM

RAM Mapping 32 8 LCD Controller for I/O MCU. R/W address auto increment Built-in RC oscillator

Temperature Sensor and System Monitor in a 10-Pin µmax

Preliminary NT7070B Dot Matrix LCD Driver & Controller. Features. Descriptions. Applications

BCT channel 256 level brightness LED Drivers

HT16LK24 RAM Mapping 67 4/63 8 LCD Driver with Key Scan

Built-in LCD display RAM Built-in RC oscillator

IS31FL CHANNEL FUN LED DRIVER July 2015

ML9479E GENERAL DESCRIPTION FEATURES. FEDL9479E-02 Issue Date: Apr. 3, Static, 1/2 Duty, 1/3 Duty, 1/4 Duty 160 Outputs LCD Driver

RAM Mapping 48 8 LCD Controller for I/O MCU. Built-in LCD display RAM Built-in RC oscillator

R/W address auto increment External Crystal kHz oscillator

Crystalfontz. RAM Mapping 64 8 LCD Controller for I/O MCU. Built-in LCD display RAM Built-in RC oscillator

HT162X HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 HT1627 HT16270 COM

RAM Mapping LCD Controller for I/O MCU. Built-in LCD display RAM Built-in RC oscillator

INF8574 GENERAL DESCRIPTION

RAM Mapping 64 8 LCD Controller for I/O MCU. Built-in LCD display RAM Built-in RC oscillator

Semiconductor MSC GENERAL DESCRIPTION FEATURES FEDL FEDL Previous version: Nov. 1997

PATENTED. PAT No. : HT1622/HT1622G RAM Mapping 32 8 LCD Controller for I/O MCU. Features. General Description.

preliminary Fully Integrated Proximity Sensor with Infrared Emitter and I 2 C Interface featuring Interrupt Function I2C BUS VOLTAGE RANGE (V)

NT7605. Features. General Description

DISPLAY Elektronik GmbH LCD MODULE DEM T SBH-PW-N. Product Specification Version: Version: 2 PAGE: 1

The CV90312T is a wireless battery charger controller working at a single power supply. The power

NT7603. Features. General Description

RAM Mapping 48 8 LCD Controller for I/O C

HT162X HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 COM

4 x 10 bit Free Run A/D 4 x Hi Comparator 4 x Low Comparator IRQ on Compare MX839. C-BUS Interface & Control Logic

MCP Bit, Quad Digital-to-Analog Converter with EEPROM Memory. Features. Description. Applications

RV-8564 Application Manual. Application Manual. Real-Time Clock Module with I 2 C-Bus Interface. October /62 Rev. 2.1

I2C Digital Input RTC with Alarm DS1375. Features

DS1075 EconOscillator/Divider

SSD1608. Advance Information. Active Matrix EPD 240 x 320 Display Driver with Controller

HD44102D. (Dot Matrix Liquid Crystal Graphic Display Column Driver) Features. Description. Ordering Information

MM58174A Microprocessor-Compatible Real-Time Clock

HT162X HT1620 HT1621 HT1622 HT16220 HT1623 HT1625 HT1626 COM

IS31FL3190 IS31FL CHANNEL FUN LED DRIVER. Preliminary Information November 2015

+Denotes lead-free package. *EP = Exposed paddle. V CC GND AGND AV CC GND I 2 C INTERFACE. -35dB TO +25dB GAIN AUDIO SOURCE AUDIO AMPLIFIER DS4420

IS31FL3731 AUDIO MODULATED MATRIX LED DRIVER. May 2013

LC75857E LC75857W. SANYO Semiconductors DATA SHEET. Preliminary. Overview. Features. CMOS IC 1/3, 1/4 Duty LCD Display Drivers with Key Input Function

MAR. 15, 2004 Version 1.8

I2C Demonstration Board I 2 C-bus Protocol

AMS0805WAH. CATALOG No.: AMS0805WAH. Motion Sensor Data Sheet Ver Advanced Material on Technology

DS1073 3V EconOscillator/Divider

LAPIS Semiconductor ML9042-xx

CAT bit Programmable LED Dimmer with I 2 C Interface DESCRIPTION FEATURES APPLICATIONS TYPICAL APPLICATION CIRCUIT

IS31FL3236A 36-CHANNEL LED DRIVER; SELECTABLE PWM FREQUENCY IS31FL3236A. February 2018

SSD1300. Advance Information. 104 x 48 Dot Matrix OLED/PLED Segment/Common Driver with Controller

M41T0 SERIAL REAL-TIME CLOCK

LM12L Bit + Sign Data Acquisition System with Self-Calibration

DS1075. EconOscillator/Divider PRELIMINARY FEATURES PIN ASSIGNMENT FREQUENCY OPTIONS

INTEGRATED CIRCUITS. AN109 Microprocessor-compatible DACs Dec

P14155A: 128 Channel Cross-correlator ASIC Datasheet Rev 2.1

Transcription:

102 x 65 single-chip LCD controller/driver Features 102 x 65 bits display data RAM Programmable MUX rate Programmable frame rate X,Y programmable carriage return Dual partial display mode Row by row scrolling N-line inversion Automatic data RAM blanking procedure Selectable input interface: I 2 C Bus Fast and Hs-mode (read and write) 8000 and 8080 Parallel Interfaces (read and write) 3-lines and 4-lines SPI Interface (read and write) 3-lines 9 bit Serial Interface (read and write) Fully integrated configurable LCD bias voltage generator with: Selectable multiplication factor (up to 5X) Effective sensing for high precision output Eight selectable temperature compensation coefficients CMOS compatible inputs Fully integrated oscillator requires no external components Designed for chip-on-glass (COG) applications. Low power consumption, suitable for battery operated systems Logic supply voltage range from 1.7 to 3.6V High voltage generator supply voltage range from 1.75 to 4.5V Display supply voltage range from 4.5 to 14.5V Backward compatibility with STE2001/2/4 Description The is a low power CMOS LCD controller driver. Designed to drive a 65 rows by 102 columns graphic display, it provides all necessary functions in a single chip, including on-chip LCD supply and bias voltages generators, resulting in a minimum of externals components and in a very low power consumption. features six standard interfaces (3-lines Serial, 3-lines SPI, 4-lines SPI, 68000 Parallel, 8080 parallel and I 2 C) for interfacing with the host micro-controller. VSENSE SLAVE VLCD VLCDSENSE RES VSSAUX VD,2 V SS BIAS VOLTAGE GENERATOR HIGH VOLTAGE GENERATOR RESET DATA REGISTER TIMING GENERATOR CLOCK INSTRUCTION REGISTER CO to C101 COLUMN DRIVERS DATA LATCHES 65 x 102 RAM DISPLAY CONTROL LOGIC SA1 SAO SDOUT SCLK/SCL SDIN/SDA_IN SDA_OUT DB0 E/WR R/W- RD to DB7 R0 to R64 ROW DRIVERS SHIFT REGISTER SCROLL LOGIC TEST I2C BUS 9 Bit SERIAL 3 & 4 Line SPI Parallel 8080 Parallel 68K OSC_IN OSC_OUT FR_IN FR_OUT OSC MASTER SLAVE SYNC D/C CS TEST_MODE TEST_VREF ICON_MODE EXT SEL 3 SEL 2 SEL 1 LR0047 January 2007 Rev 3 1/7979 www.st.com 79

Contents Contents 1 Block diagram.............................................. 4 2 Pin description............................................. 5 3 Circuit description........................................... 9 3.1 Supplies voltages and grounds................................. 9 3.2 Internal supply voltage generator................................ 9 3.3 Oscillator.................................................. 9 3.4 Master/slave mode........................................... 9 3.5 Bias levels................................................ 10 3.6 LCD voltage generation...................................... 12 3.7 Temperature coefficients..................................... 13 3.8 Display data RAM........................................... 14 4 Bus interfaces............................................. 31 4.1 I2C Interface............................................... 31 4.1.1 Communication protocol.................................... 33 4.2 Serial interfaces............................................ 34 4.2.1 4-lines SPI interface........................................ 34 4.2.2 3-lines SPI interface........................................ 36 4.2.3 3-lines 9 bits serial interface................................. 38 4.3 Parallel interface............................................ 40 4.3.1 68000-series parallel interface................................ 40 4.3.2 8080-series parallel interface................................. 42 5 Instruction set............................................. 44 5.1 Reset (RES)............................................... 50 5.2 Power down (PD = 1)........................................ 51 5.3 Memory blanking procedure................................... 51 5.4 Checker board procedure..................................... 51 5.5 Scrolling function........................................... 51 5.6 Dual partial display.......................................... 52 2/79

Contents 6 ID-number................................................ 54 7 Electrical characteristics.................................... 64 7.1 Absolute maximum ratings.................................... 64 7.2 DC operation.............................................. 64 7.3 AC operation.............................................. 68 8 Pad coordinates........................................... 73 9 Ordering information....................................... 79 10 Revision history........................................... 79 3/79

Block diagram 1 Block diagram Figure 1. block diagram CO to C101 R0 to R64 OSC_IN OSC_OUT FR_IN FR_OUT OSC MASTER SLAVE SYNC TIMING GENERATOR CLOCK COLUMN DRIVERS ROW DRIVERS VSENSE SLAVE VLCD VLCDSENSE RES VSSAUX VD,2 V SS BIAS VOLTAGE GENERATOR HIGH VOLTAGE GENERATOR RESET DATA REGISTER DATA LATCHES 65 x 102 RAM INSTRUCTION REGISTER DISPLAY CONTROL LOGIC SA1 SAO SDOUT SCLK/SCL SDIN/SDA_IN SDA_OUT DB0 E/WR R/W- RD to DB7 SHIFT REGISTER SCROLL LOGIC TEST I2C BUS 9 Bit SERIAL 3 & 4 Line SPI Parallel 8080 Parallel 68K D/C CS TEST_MODE TEST_VREF ICON_MODE EXT SEL 3 SEL 2 SEL 1 LR0047 4/79

Pin description 2 Pin description Table 1. Pin description N Pad Type Function R0 to R64 1-6 109-141 O LCD row driver output C0 to C101 6-107 O LCD column driver output V SS 192-203 GND Ground pads. V D 156-163 Supply IC positive power supply V D 164-171 Supply Internal generator supply voltages. V LCD 205-209 Supply Voltage multiplier output V LCDSENSE 204 Supply Voltage multiplier regulation input. V LCDOUT sensing for output voltage fine tuning V SENSE_SLAVE 145 Supply Voltage reference for slave charge pump V SSAUX 190-177-147 O Ground reference for pins configuration V DAUX 142 O VD reference for pins configuration SEL1,2,3 152 153 154 EXT_SET 151 I I Interface mode selection - cannot be left floating ICON_MODE 155 I SEL3 SEL2 SEL1 Interface GND/VSSAUX GND/VSSAUX GND/VSSAUX I 2 C GND/VSSAUX GND/VSSAUX VD SPI 4-Lines 8 bit GND/VSSAUX VD GND/VSSAUX SPI 3-Lines 8 bit GND/VSSAUX VD VD Serial 3-Lines 9 bit VD GND/VSSAUX GND/VSSAUX Parallel 8080-series VD GND/VSSAUX VD Parallel 68000-series Extended instruction set selection - cannot be left floating Ext pad config Instruction set selected GND or VSSAUX VD Extended instruction set selection - cannot be left floating Icon mode pad config GND or VSSAUX VD BASIC EXTENDED Icon mode status DISBLED ENABLED SDOUT 180 O Serial and SPI data output - if unused must be left floating SDIN - SDAIN 179 I I SDIN - Serial and SPI interface data input - cannot be left floating SDAIN - I 2 C bus data in - cannot be left floating 5/79

Pin description Table 1. Pin description (continued) N Pad Type Function SCLK - SCL 181 I I SCLK - Serial and SPI interface clock - cannot be left floating SCL - I 2 C bus clock - cannot be left floating SDA_OUT 178 O I 2 C Bus data out - if unused must be left floating SA0 149 I I 2 C slave address BIT 0 - cannot be left floating SA1 148 I I 2 C slave address BIT 1- cannot be left floating DB0 to DB7 182-189 I/O Parallel interface 8 bit data bus - cannot be left floating R/W - RD 175 E / WR 176 I E / WR 176 I RES 172 I Reset input. Active Low. I I R/W - 68000 Series Parallel interface read and write control input - cannot be left floating RD - 8080 Series Parallel interface read enable clock input - cannot be left floating E - 68000 Series Parallel interface read and write clock input - cannot be left floating WR - 8080 Series Parallel interface - write enable clock input - cannot be left floating D/C 174 I Interface data/command selector- cannot be left floating CS 173 I Serial and Parallel interfaces ENABLE. When Low the incoming data are clocked In. Cannot be left floating TEST_MODE 191 I Test Pad - 50 kohm internal pull-down must be connected to VSS/VSSAUX TEST_VREF 146 O Test Pad - must be left floating OSCIN 144 I Oscillator Input: OSCOUT 210 O Internal/external oscillator out - if unused must be left floating FR_OUT 211 O Master slave frame inversion synchronization - f unused must be left floating FR_IN 143 I Master slave frame inversion synchronization - cannot be left floating M/S 100 I OSC_IN High Low External Oscillator Configuration Internal oscillator enabled Internal oscillator disabled Internal oscillator disabled Master/slave configuration bit:- cannot be left floating M/S PIN OSC_OUT FR_OUT FR_IN Charge Pump High ENABLED Enabled Disabled AuxVsense disabled Low ENABLED Enabled Enabled Charge pump in slave mode or ext power 6/79

Pin description Figure 2. Chip mechanical drawing ROW 6 ROW 27 ROW 5 MARK_1 ROW28 ROW 0 COL 0 ROW31 COL 50 COL 51 MARK_3 VLCDSENSE COL 101 ROW 32 (0,0) X Y MARK_4 FR_OUT OSC_OUT VLCD VSSAUX D3 SCLK - SCL SDOUT SDIN - SDAIN SDAOUT VSSAUX E - WR R/W - RD D/C CS RES VSS TEST_MODE VD VD ICON SEL1 SEL2 SEL3 EXT_SET M/S SA0 SA1 VSSAUX TEST VREF VSENSE_SLAVE OSC_IN FR_IN VD_AUX ROW64/ICON ROW63 ROW 37 MARK_2 ROW60 LR0048 ROW 38 ROW 59 7/79

Pin description Figure 3. Improved ALTH and PLESKO driving method ROW 0 R0 (t) V LCD V 2 V 3 V 4 V 5 V SS V 1 (t) V 2 (t) ROW 1 R1 (t) V LCD V 2 V 3 V 4 V 5 V SS V LCD V 2 V 3 COL 0 C0 (t) V 4 V 5 V SS V LCD V 2 V 3 COL 1 C1 (t) V 4 V 5 V SS V LCD - V SS V 3 - V SS V LCD - V 2 V state1 (t) 0V V 3 - V SS V LCD - V SS V 3 - V SS V LCD - V 2 V state2 (t) 0V V 3 - V SS 0 1 2 3 4 5 6 7 8 9...... 64 0 1 2 3 4 5 6 7 8 9...... 64 FRAME n FRAME n + 1 V 4 - V 5 0V V SS - V 5 V 4 - V LCD V SS - V LCD V 4 - V 5 0V V SS - V 5 V 1 (t) = C1(t) - R0(t) V 2 (t) = C1(t) - R1(t) V 4 - V LCD V SS - V LCD 0IN1154 8/79

Circuit description 3 Circuit description 3.1 Supplies voltages and grounds V D supplies voltages to the internal voltage generator (see below). If the internal voltage generator is not used, this should be connected to V D pad. V D supplies the rest of the IC. V D supply voltage could be different form V D. 3.2 Internal supply voltage generator The IC has a fully integrated (no external capacitors required) charge pump for the liquid crystal display (LCD) supply voltage generation. The multiplying factor can be programmed to be: Auto, X5, X4, X3, X2, using the set CP multiplication command. If auto is set, the multiplying factor is automatically selected to have the lowest current consumption in every condition, allowing an input voltage that changes over time and a constant V LCD voltage. The output voltage (V LCD ) is tightly controlled through the V LCDSENSE pad. For this voltage, eight different temperature coefficients (TC, rate of change with temperature) can be programmed using the bits TC1, TC0, T2, T1, T0, to ensure there is no contrast degradation over the LCD operating range. An external supply could be connected to V LCD to supply the LCD without using the internal generator. In such event the internal voltage generator must be programmed to zero (PRS = [0;0], Vop = 0 - reset condition) and the charge pump (CP[0;0]) set to 5x or quto mode. 3.3 Oscillator V -------------------------- 2 VLCD + D ( n+ 4) 200mV A fully integrated oscillator (requires no external components) is present to provide the clock for the display system. When used the OSC pad must be connected to V D pad. An external oscillator could be used and fed into the OSC pin. If an external oscillator is used, it must be always present when is not in power down mode. An oscillator out is provided on the OSCOUT Pad to cascade two or more drivers. 3.4 Master/slave mode supports the master slave working mode for both control logic and charge pump. This function allows to drive matrix such as 204x65 or 102x130 using two synchronized and the internal charge pump of both devices. If M/S is connected to VD, the driver is configured to work in master mode. When is in master mode, the Vsense_Slave pin is disabled and the VLCD value can be controlled using Vop bits. The master time generator outputs the relevant timing references on FR_OUT and OSC_OUT. If M/S is connected to GND, the driver is configured to work in slave mode. When is in slave mode, the VLCD configuration set by Vop registers and the thermal compensation slope set by TC register, are neglected. The VLCD value generated is equal to the voltage value present on the Vsense_Slave pin so the slave configuration can follow 9/79

Circuit description the master configuration. The only recognized configuration is Vop=0 that forces the charge pump to be in off state whatever is the value of Vsense_aux. To synchronize the master and slave timing circuits, the slave driver FR_IN pad must be connected to master driver FR_OUT pad, and slave driver OSC_IN pad must be connected to the master driver OSC_OUT Pad (Figure 4.). This connection ensures a synchronization at both frame level (R0 on the master is driven together with the Slave R0 driver) and at oscillator level (same frame frequency on the master and on the slave). If the synchronization at frame level is not required, FR_IN pin must be connected tovd or to VD_aux (Figure 5.). During the power up procesure, the master device must be forced to exit from power down before the slave device. To enter into PowerDown mode, the slave device must be forced into power down state before master device. Figure 4. Figure 5. 3.5 Bias levels Master slave logic connection with frame synchronization VDAUX OSCIN FRIN OSCOUT FROUT FRIN OSCIN OSCOUT FROUT Master slave logic connection without frame synchronization VDAUX OSCIN FRIN OSCOUT FROUT OSCIN OSCOUT FROUT VDAUX To properly drive the LCD, six (Including VLCD and VSS) different voltage (Bias) levels are generated. The ratios among these levels and VLCD, should be selected according to the MUX ratio (m). They are established according to the following (Figure 6.) n + 3 V LCD n ------------ + 4 V, n+ 2 2 1, ------------ V,------------ V,------------ V,V LCD n+ 4 LCD n+ 4 LCD n+ 4 LCD SS FRIN LR0219 LR0220 10/79

Circuit description Figure 6. Bias level generator providing an 1/(n+4) ratio, with n calculated from: For m = 65, n = 5, a 1/9 ratio is set. For m = 49, n =4, a 1/8 ratio is set. The provides three bits (BS0, BS1, BS2) for programming the bias ratio as shown below: Table 2. Bias ratio programmable bits BS2 BS1 BS0 n 0 0 0 7 0 0 1 6 0 1 0 5 0 1 1 4 1 0 0 3 1 0 1 2 1 1 0 1 1 1 1 0 The following table shows the bias level for m = 65 and m = 49: R R nr R R V LCD n + 3 n + 4 n + 2 n + 4 2 n + 4 1 n + 4 V SS n= m 3 V LCD V LCD V LCD V LCD 0IN1150 11/79

Circuit description Table 3. Bias level m=65 and m=49 Symbol m = 65 (1/9) m = 49 (1/8) V1 V LCD V LCD V2 8/9*V LCD 7/8*V LCD V3 7/9*V LCD 6/8*V LCD V4 2/9*V V LCD 2/8*V LCD V5 1/9 *V LCD 1/8*V LCD 3.6 LCD voltage generation The LCD voltage at reference temperature (To = 27 C) can be set using the VOP register content according to the following formula: with the following values: V6 V SS V SS V LCD (T=To) = V LCD o = (Ai+V OP B) (i=0,1,2) Table 4. LCD voltage generation Symbol Value Unit Note Ao 2.95 V PRS = [0;0] A1 6.83 V PRS = [0;1] A2 10.71 V PRS = [1;0] B 0.0303 V To 27 C Note that the three PRS values produce three adjacent ranges for VLCD. If the V OP register and PRS bits are set to zero the internal voltage generator is switched off. The proper value for the VLCD is a function of the liquid crystal threshold voltage (Vth) and of the multiplexing rate. A general expression for this is: 1 + m V LCD = -------------------------------------- V 2 1 -------- 1 th m For MUX Rate m = 65 the ideal V LCD is: V LCD(to) = 6.85 V th than: ( 6.85 V th A i ) V op = -------------------------------------------- 0.03 12/79

Circuit description 3.7 Temperature coefficients As the viscosity, and therefore the contrast, of the LCD are subject to change with temperature, the LCD voltage must be varied with temperature. provides eight different temperature coefficients to change the VLCD in a linear fashion against temperature. selectable through T2, T1 and T0 bits. Only four of the temperature coefficients are available through the basic instruction set. Table 5. Temperature coefficients with basic instruction set Figure 7. NAME TC1 TC0 Value Unit TC0 0 0-0.0 10-3 1/ C TC2 0 1-0.7 10-3 1/ C TC3 1 0-1.05 10-3 1/ C TC6 1 1-2.1 10-3 1/ C Table 6. Temperature coefficients V LCD A 1 NAME T2 T1 T0 Value Unit TC0 0 0 0-0.0 10-3 1/ C TC1 0 0 1-0.35 10-3 1/ C TC2 0 1 0-0.7 10-3 1/ C TC3 0 1 1-1.05 10-3 1/ C TC4 1 0 0-1.4 10-3 1/ C TC5 1 0 1-1.75 10-3 1/ C TC6 1 1 0-2.1 10-3 1/ C TC7 1 1 1-2.3 10-3 1/ C Temperature coefficients B A 0 + B A1 00h 01h 02h 03h 04h 05h. 7Ch 7Dh 7Eh 7Fh 00h 01h 02h 03h 04h 05h. 7Ch 7Dh 7Eh 7Fh 00h 01h 02h 03h 04h 05h. 7Ch 7Dh 7Eh 7Fh VO PRS = [0;0] PRS = [0;1] PRS = [1;0] Finally, the V LCD voltage at a given (T) temperature can be calculated as: V LCD (T) = V LCD o [1 + (T-To) TC] A 2 13/79

Circuit description 3.8 Display data RAM The, provides an 102X65 bits static RAM to store display data. This is organized into 9 (Bank0 to Bank8) banks with 102 bytes. One of these banks can be used for icons. RAM access is accomplished in either one of the bus interfaces provided (see below). Allowed addresses are X0 to X101 (Horizontal) and Y0 to Y8 (Vertical). There are four address mode provided to write to RAM: Normal Horizontal (MX=0 and V=0), having the column with address X= 0 located on the left of the memory map. The X pointer is increased after each byte written. After the last column address (X=X-Carriage), Y address pointer jumps to the following bank and X restarts from X=0. (Figure 8.) Normal Vertical (MX=0 and V=1), having the column with address X= 0 located on the left of the memory map. The Y pointer is increased after each byte written. After the last Y bank address (Y=Y-Carriage), X address pointer jumps to next column and Y restarts from Y=0 (Figure 9). Mirrored Horizontal (MX=1 and V=0), having the column with address X= 0 located on the right of the memory map. The X pointer is increased after each byte written. After the last column address (X=X-Carriage), Y address pointer jumps to the next bank and X restarts from X=0 (Figure 10.). Mirrored Vertical (MX=1 and V=1), having the column with address X= 0 located on the right of the memory map. The Y pointer is increased after each byte written. After the last Y bank address (Y=Y-Carriage), the X pointer jumps to next column and Y restarts from Y=0 (Figure 11.). After the last allowed address (X;Y)=(X-Carriage; Y-Carriage), the address pointers always jumps to the cell with address (X;Y) = (0;0) (Figure 12. Figure 13. Figure 14. Figure 15.). Data bytes in the memory could have the MSB either on top ( = 0, Figure 16.) or on the bottom (=1, Figure 17.). The also allows the normal output address to be altered. The display is mirrored along the X axis if a logic one MY bit is set. Only the memory read process is altered, the content is not affected in memory. When ICON MODE=1 the icon row is not mirrored with MY and is not scrolled. When ICON MODE=0 the icon row is like an other graphic line and is mirrored and scrolled. When the partial display mode is disabled, there are three multiplex ratios available (MUX 33, MUX 49 and MUX 65). Only a subset of writable rows are output on row drivers in MUX 33,49 and 65 modes. When Y-Carriage<MUX/8, if MUX 49 is selected only the first 49 memory rows are visualized; if MUX 33 selected, only the first 33 memory rows. The unused output row and column drivers must be left floating. When Y-Carriage<=MUX/8 the icon bank is located to BANK 8 in MUX 65 Mode, to BANK6 in MUX 49 Mode, and to BANK 4 in MUX 33 Mode. In MUX 33 and MUX 49 modes and Y-Carriage>MUX/8, only lines 33 and 49 are visualized. The lines of DDRAM connected on the output drivers using the scrolling function (Range: 0- Y-Carriage*8) are selectable. When Y-Carriage>MUX/8 lines, the icon row is moved in DDRAM to the first row of the bank, corresponding to the Y-CARRIAGE Return value, being always connected on the same output Driver. 14/79

Circuit description When MY=0, the icon Row is output on R64 in MUX 65 mode, on R56 in MUX 49, and on R48 in MUX33. When MY=1, and ICON MODE=0, the icon Row is output on R0 whatever the MUX rate. Figure 8. Automatic data RAM writing sequence with V=0 and data RAM normal format (MX=0) (a) BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 Figure 9. BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 0 1 2 3 98 99 100 101 LR0049 Automatic data RAM writing sequence with V=1 and data RAM normal format (MX=0) (a) 0 1 2 3 98 99 100 101 LR0050 a. X Carriage=101; Y-Carriage = 8 15/79

Circuit description Figure 10. Automatic data RAM writing sequence with V=0 and data RAM mirrored format (MX=1) (a) BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 Figure 11. BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 Figure 12. BANK 0 BANK 1 BANK 2 Y CARR BANK 7 BANK 8 101 100 99 98 3 2 1 0 Automatic data RAM writing sequence with V=1 and data RAM mirrored format (MX=1) (a) 101 100 99 98 Automatic data RAM writing sequence with X-Y carriage return (V=0; MX=0) LR0051 3 2 1 0 X CARR 0 1 2 3 98 99 100 101 LR0052 LR0053 16/79

Circuit description Figure 13. Automatic data RAM writing sequence with X-Y carriage return (V=1; MX=0) BANK 0 BANK 1 BANK 2 0 1 2 3 X CARR 98 99 100 101 Y CARR BANK 7 BANK 8 Figure 14. BANK 0 BANK 1 BANK 2 Y CARR BANK 7 BANK 8 Figure 15. BANK 0 BANK 1 BANK 2 Automatic data RAM writing sequence with X-Y carriage return (V=0; MX=1) 101 100 99 98 X CARR LR0054 Automatic data RAM writing sequence with X-Y carriage return (V=1; MX=1) 101 100 99 98 X CARR 3 2 1 0 LR0055 Y CARR BANK 7 BANK 8 LR0056 3 2 1 0 17/79

Circuit description Figure 16. Data RAM Byte organization with = 0 MSB LSB BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 0 1 2 3 98 99 100 101 Figure 17. Data RAM byte organization with = 1 LSB MSB BANK 0 BANK 1 BANK 2 BANK 3 BANK 4 BANK 5 BANK 6 BANK 7 BANK 8 0 1 2 3 98 99 100 101 LR0057 LR0058 18/79

Circuit description Figure 18. Memory rows vs. row drivers mapping ICON_MODE=1 and MUX 65 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R63 R1 R62 R2 R61 R3 R60 R4 R59 R5 R58 R6 R57 R7 R56 R8 R55 R9 R54 R10 R53 R11 R52 R12 R51 R13 R50 R14 R49 R15 R48 R16 R47 R17 R46 R18 R45 R19 R44 R20 R43 R21 R42 R22 R41 R23 R40 R24 R39 R25 R38 R26 R37 R27 R36 R28 R35 R29 R34 R30 R33 R31 R32 R32 R31 R33 R30 R34 R29 R35 R28 R36 R27 R37 R26 R38 R25 R39 R24 R40 R23 R41 R22 R42 R21 R43 R20 R44 R19 R45 R18 R46 R17 R47 R16 R48 R15 R49 R14 R50 R13 R51 R12 R52 R11 R53 R10 R54 R9 R55 R8 R56 R7 R57 R6 R58 R5 R59 R4 R60 R3 R61 R2 R62 R1 R63 R0 R64 R64 Line Address Scrolling Pointer lr0268 19/79

Circuit description Figure 19. Memory rows vs. row drivers mapping ICON_MODE=0 and MUX 65 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 40H X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R64 R1 R63 R2 R62 R3 R61 R4 R60 R5 R59 R6 R58 R7 R57 R8 R56 R9 R55 R10 R54 R11 R53 R12 R52 R13 R51 R14 R50 R15 R49 R16 R48 R17 R47 R18 R46 R19 R45 R20 R44 R21 R43 R22 R42 R23 R41 R24 R40 R25 R39 R26 R38 R27 R37 R28 R36 R29 R35 R30 R34 R31 R33 R32 R32 R33 R31 R34 R30 R35 R29 R36 R28 R37 R27 R38 R26 R39 R25 R40 R24 R41 R23 R42 R22 R43 R21 R44 R20 R45 R19 R46 R18 R47 R17 R48 R16 R49 R15 R50 R14 R51 R13 R52 R12 R53 R11 R54 R10 R55 R9 R56 R8 R57 R7 R58 R6 R59 R5 R60 R4 R61 R3 R62 R2 R63 R1 R64 R0 Line Address Scrolling Pointer lr0269 20/79

Circuit description Figure 20. Memory rows vs. Row drivers mapping ICON_MODE=1, Y-Carriage<=6 and MUX 49 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R55 R1 R54 R2 R53 R3 R52 R4 R51 R5 R50 R6 R49 R7 R48 R8 R47 R9 R46 R10 R45 R11 R44 R12 R43 R13 R42 R14 R41 R15 R40 R16 R39 R17 R38 R18 R37 R19 R36 R20 R35 R21 R34 R22 R33 R23 R32 R32 R23 R33 R22 R34 R21 R35 R20 R36 R19 R37 R18 R38 R17 R39 R16 R40 R15 R41 R14 R42 R13 R43 R12 R44 R11 R45 R10 R46 R9 R47 R8 R48 R7 R49 R6 R50 R5 R51 R4 R52 R3 R53 R2 R54 R1 R55 R0 R56 R56 Line Address Scrolling Pointer lr0270 21/79

Circuit description Figure 21. Memory rows vs. row drivers ;apping ICON_MODE=0, Y-Carriage<=6 and MUX 49 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R56 R1 R55 R2 R54 R3 R53 R4 R52 R5 R51 R6 R50 R7 R49 R8 R48 R9 R47 R10 R46 R11 R45 R12 R44 R13 R43 R14 R42 R15 R41 R16 R40 R17 R39 R18 R38 R19 R37 R20 R36 R21 R35 R22 R34 R23 R33 R32 R32 R33 R23 R34 R22 R35 R21 R36 R20 R37 R19 R38 R18 R39 R17 R40 R16 R41 R15 R42 R14 R43 R13 R44 R12 R45 R11 R46 R10 R47 R9 R48 R8 R49 R7 R50 R6 R51 R5 R52 R4 R53 R3 R54 R2 R55 R1 R56 R0 Line Address Scrolling Pointer lr0271 22/79

Circuit description Figure 22. Memory rows vs. row drivers mapping ICON_MODE=0, Y-carriage=7, scrolling pointer>07h and MUX 49 Y-CARRIAGE Y Address D ata D3 COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R56 R1 R55 R2 R54 R3 R53 R4 R52 R5 R51 R6 R50 R7 R49 R8 R48 R9 R47 R10 R46 R11 R45 R12 R44 R13 R43 R14 R42 R15 R41 R16 R40 R17 R39 R18 R38 R19 R37 R20 R36 R21 R35 R22 R34 R23 R33 R32 R32 R33 R23 R34 R22 R35 R21 R36 R20 R37 R19 R38 R18 R39 R17 R40 R16 R41 R15 R42 R14 R43 R13 R44 R12 R45 R11 R46 R10 R47 R9 R48 R8 R49 R7 R50 R6 R51 R5 R52 R4 R53 R3 R54 R2 R55 R1 R56 R0 Line Address 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 Page 3 D3 1BH 1CH 1DH 1EH Scrolling Pointer 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H lr0275 23/79

Circuit description Figure 23. Memory rows vs. row drivers mapping ICON_MODE=1, Y-Carriage=7, scrolling pointer>07h and MUX 49 Y-CARRIAGE Y Address D ata D3 COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 Line Address 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 Page 3 D3 1BH 1CH 1DH 1EH Scrolling Pointer 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H ROW Output Normal direction Reverse direction R0 R55 R1 R54 R2 R53 R3 R52 R4 R51 R5 R50 R6 R49 R7 R48 R8 R47 R9 R46 R10 R45 R11 R44 R12 R43 R13 R42 R14 R41 R15 R40 R16 R39 R17 R38 R18 R37 R19 R36 R20 R35 R21 R34 R22 R33 R23 R32 R32 R23 R33 R22 R34 R21 R35 R20 R36 R19 R37 R18 R38 R17 R39 R16 R40 R15 R41 R14 R42 R13 R43 R12 R44 R11 R45 R10 R46 R9 R47 R8 R48 R7 R49 R6 R50 R5 R51 R4 R52 R3 R53 R2 R54 R1 R55 R0 R56 R56 lr0276 24/79

Circuit description Figure 24. Memory rows vs. row drivers mapping ICON_MODE=1, Y-carriage=8, Scrolling pointer<10h and MUX 49 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R55 R1 R54 R2 R53 R3 R52 R4 R51 R5 R50 R6 R49 R7 R48 R8 R47 R9 R46 R10 R45 R11 R44 R12 R43 R13 R42 R14 R41 R15 R40 R16 R39 R17 R38 R18 R37 R19 R36 R20 R35 R21 R34 R22 R33 R23 R32 R32 R23 R33 R22 R34 R21 R35 R20 R36 R19 R37 R18 R38 R17 R39 R16 R40 R15 R41 R14 R42 R13 R43 R12 R44 R11 R45 R10 R46 R9 R47 R8 R48 R7 R49 R6 R50 R5 R51 R4 R52 R3 R53 R2 R54 R1 R55 R0 R56 R56 Line Address Scrolling Pointer LR0273 25/79

Circuit description Figure 25. Memory rows vs. row drivers mapping ICON_MODE=0, Y-carriage=8, Scrolling pointer<10h and MUX 49 Y-CARRIAGE Y Address D ata D3 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 12H 0 0 1 0 D3 Page 2 13H 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 Line Address Scrolling Pointer ROW Output Normal direction Reverse direction R0 R56 R1 R55 R2 R54 R3 R53 R4 R52 R5 R51 R6 R50 R7 R49 R8 R48 R9 R47 R10 R46 R11 R45 R12 R44 R13 R43 R14 R42 R15 R41 R16 R40 R17 R39 R18 R38 R19 R37 R20 R36 R21 R35 R22 R34 R23 R33 R32 R32 R33 R23 R34 R22 R35 R21 R36 R20 R37 R19 R38 R18 R39 R17 R40 R16 R41 R15 R42 R14 R43 R13 R44 R12 R45 R11 R46 R10 R47 R9 R48 R8 R49 R7 R50 R6 R51 R5 R52 R4 R53 R3 R54 R2 R55 R1 R56 R0 LR0274 26/79

Circuit description Figure 26. Memory rows vs. row drivers mapping ICON_MODE=1, Y-carriage<=4 and MUX33 Y-CARRIAGE Y Address D ata D3 COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R47 R1 R46 R2 R45 R3 R44 R4 R43 R5 R42 R6 R41 R7 R40 R8 R39 R9 R38 R10 R37 R11 R36 R12 R35 R13 R34 R14 R33 R15 R32 R32 R15 R33 R14 R34 R13 R35 R12 R36 R11 R37 R10 R38 R9 R39 R8 R40 R7 R41 R6 R42 R5 R43 R4 R44 R3 R45 R2 R46 R1 R47 R0 R48 R48 Line Address 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 0 0 1 0 12H D3 Page 2 13H Scrolling Pointer 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H LR0272 27/79

Circuit description Figure 27. Memory rows vs. row drivers mapping ICON_MODE=0, Y-carriage<=4 and MUX 33 Y-CARRIAGE Y Address D ata D3 COL Output Normal Direction Reverse Direction C C C C C C C C C C C C C C O O OL OL OL OL OL OL OL OL OL OL OL OL L0 L 1 2 3 4 5 6 95 96 97 98 99 100 101 C C C C C C C C C C C C C C O O O O O O O O O O O O O O L L L L L L L L L L L L L L0 101 100 99 98 97 96 95 6 5 4 3 2 1 ROW Output Normal direction Reverse direction R0 R48 R1 R47 R2 R46 R3 R45 R4 R44 R5 R43 R6 R42 R7 R41 R8 R40 R9 R39 R10 R38 R11 R37 R12 R36 R13 R35 R14 R34 R15 R33 R32 R32 R33 R15 R34 R14 R35 R13 R36 R12 R37 R11 R38 R10 R39 R9 R40 R8 R41 R7 R42 R6 R43 R5 R44 R4 R45 R3 R46 R2 R47 R1 R48 R0 Line Address 00H 01H 02H 0 0 0 0 D3 Page 0 03H 04H 05H 06H 07H 08H 09H 0AH 0 0 0 1 D3 Page 1 0BH 0CH 0DH 0EH 0FH 10H 11H 0 0 1 0 12H D3 Page 2 13H Scrolling Pointer 14H 15H 16H 17H 18H 19H 1AH 0 0 1 1 D3 Page 3 1BH 1CH 1DH 1EH 1FH 20H 21H 22H 0 1 0 0 D3 Page 4 23H 24H 25H 26H 27H 28H 29H 2AH 0 1 0 D3 Page 5 1 2BH 2CH 2DH 2EH 2FH 30H 31H 32H 0 1 1 0 D3 Page 6 33H 34H 35H 36H 37H 38H 39H 3AH 0 1 1 1 D3 Page 7 3BH 3CH 3DH 3EH 3FH 1 0 0 0 Page 8 X address 00H 01H 02H 03H 04H 05H 06H 5FH 60H 61H 62H 63H 64H 65H LR0272 28/79

Circuit description Figure 28. Row drivers vs. LCD panel interconnection in MUX65 mode ICON MUX 65 Figure 29. ROW DRIVERS R32 R33 R34 R35 R36 R37 R38 R39 R40 R41 R42 COLUMN DRIVERS R43 R44 R45 R46 R47 R48 R49 R50 R51 R52 R53 R54 R55 R56 R57 R58 R59 R60 R61 R62 R63 R64 ROW DRIVERS Row drivers vs. LCD panel interconnection in MUX49 mode ROW DRIVERS R32 R33 R34 R35 R36 R37 R38 R39 R40 R41 R42 R43 R44 R45 R46 R47 R48 R49 R50 R51 R52 R53 R54 R55 R56 R57 R58 R59 R60 R61 R62 R63 R64 MUX 49 COLUMN DRIVERS ICON R 0 R 1 R 2 R 3 R 4 R 5 R 6 R 7 R 8 R 9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R23 R24 R25 R26 R27 R28 R29 R30 R31 R 0 R 1 R 2 R 3 R 4 R 5 R 6 R 7 R 8 R 9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R23 R24 R25 R26 R27 R28 R29 R30 R31 LR0109 ROW DRIVERS LR0108 29/79

Circuit description Figure 30. Row drivers vs. LCD panel interconnection in MUX33 mode ICON MUX 33 ROW DRIVERS R32 R33 R34 R35 R36 R37 R38 R39 R40 R41 R42 R43 R44 R45 R46 R47 R48 R49 R50 R51 R52 R53 R54 R55 R56 R57 R58 R59 R60 R61 R62 R63 R64 COLUMN DRIVERS ROW DRIVERS R 0 R 1 R 2 R 3 R 4 R 5 R 6 R 7 R 8 R 9 R10 R11 R12 R13 R14 R15 R16 R17 R18 R19 R20 R21 R22 R23 R24 R25 R26 R27 R28 R29 R30 R31 LR0107 30/79

Bus interfaces 4 Bus interfaces To provide the widest flexibility and ease of use the features six different methods for interfacing the host controller. To select the desired interface the SEL1, SEL2 and SEL3 pads need to be connected to a logic LOW (connect to GND) or a logic HIGH (connect to VDD). All the I/O pins of the unused interfaces must be connected to GND. All interfaces work while the is in power down. Table 7. Bus interfaces 4.1 I 2 C Interface SEL3 SEL2 SEL1 Interface Note 0 0 0 I 2 C Read and write; fast and high speed mode 0 0 1 SPI 4 lines 8 bit Read and write 0 1 0 SPI 3 lines 8 bit Read and write 0 1 1 Serial 3 lines 9 bit Read and write 1 0 0 Parallel 8080-series Read and write 1 0 1 Parallel 68000-series Read and write The I 2 C interface is a fully complying I 2 C bus specification, selectable to work in both Fast (400kHz Clock) and High Speed Mode (3.4MHz). This bus is intended for communication between different LCs. It consists of two lines: one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and SCL lines must be connected to a positive supply voltage via an active or passive pull-up. The following protocol has been defined: Data transfer may be initiated only when the bus is not busy. During data transfer, the data line must remain stable whenever the clock line is high. Changes in the data line while the clock line is high are interpreted as control signals. Accordingly, the following bus conditions have been defined: BUS not busy: Both data and clock lines remain High. Start Data Transfer: A change in the state of the data line, from High to Low, while the clock is High, define the START condition. Stop Data Transfer: A Change in the state of the data line, from low to High, while the clock signal is High, defines the STOP condition. Data Valid: The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and the stop conditions is not 31/79

Bus interfaces limited. The information is transmitted byte-wide and each receiver acknowledges with the ninth bit. By definition, a device that gives out a message is called "transmitter", the receiving device that gets the signals is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves" Acknowledge. Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low level put on the bus by the receiver, whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also, a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA_IN line during the acknowledge clock pulse. Of course, setup and hold time must be taken into account. A master receiver must signal an end-of-data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case, the transmitter must leave the data line High to enable the master to generate the STOP condition. Connecting SDA_IN and SDA_OUT together the SDA line become the standard data line. Having the acknowledge output (SDAOUT) separated from the serial data line is advantageous in Chip-On-Glass (COG) applications. In COG applications where the track resistance from the SDAOUT pad to the system SDA line can be significant, a potential divider is generated by the bus pull-up resistor and the Indium Tin Oxide (ITO) track resistance. It is possible that during the acknowledge cycle the will not be able to create a valid logic 0 level. By splitting the SDA input from the output the device could be used in a mode that ignores the acknowledge bit. In COG applications where the acknowledge cycle is required, it is necessary to minimize the track resistance from the SDACK pad to the system SDA line to guarantee a valid LOW level. To be compliant with the I 2 C-bus Hs-mode specification the is able to detect the special sequence "S00001xxx". After this sequence no acknowledge pulse is generated. Since no internal modification are applied to work in Hs-mode, the device is able to work in Hs-mode without detecting the master code. Figure 31. Bit transfer and start,stop conditions definition DATA LINE STABLE DATA VALID CLOCK DATA START CONDITION CHANGE OF DATA ALLOWED STOP CONDITION LR0069 32/79

Bus interfaces Figure 32. Acknowledgment on the I 2 C-bus SCLK FROM MASTER START 1 CLOCK PULSE FOR ACKNOWLEDGEMENT 2 8 9 DATA OUTPUT BY TRANSMITTER MSB LSB DATA OUTPUT BY RECEIVER LR0070 4.1.1 Communication protocol The is an I 2 C slave. The access to the device is bi-directional as data write and status read are allowed. The has four device addresses. All have the first 5 bits (01111) in common. The two least significant bit of the slave address are set by connecting the SA0 and SA1 inputs to a logic 0 or logic 1. To start the communication between the bus master and the slave LCD driver, the master must initiate a START condition. Following this, the master sends an 8-bit byte, on the SDA bus line (most significant bit first). This consists of the 7-bit device select code, and the 1-bit read/write designator (R/W). All slaves with the corresponding address acknowledge in parallel, while the rest ignore the I 2 C-bus transfer. Writing mode When the R/W bit is set to logic 0, the is set to be a receiver. After the slaves acknowledge, one or more command word follows to define the status of the device. A command word is composed of three bytes. The first is a control byte which defines the Co and D/C values, the second and third are data bytes. The Co bit is the command MSB and defines whether this command is followed by two data bytes and and another command word, or if a stream of data follows (Co = 1 Command word, Co = 0 Stream of data). The D/C bit defines whether the data byte is a command or RAM data (D/C = 1 RAM Data, D/C = 0 Command). If Co =1 and D/C = 0, the incoming data byte is decoded as a command, and if Co =1 and D/C =1, the following data byte is stored in the data RAM at the location specified by the data pointer. Every byte of a command word must be acknowledged by all addressed units. After the last control byte, if D/C is set to a logic 1, the incoming data bytes are stored inside the display RAM starting at the address specified by the data pointer. The data pointer is automatically updated after every byte written and in the end points to the last RAM location written. Every byte must be acknowledged by all addressed units. 33/79

Bus interfaces Reading mode If the R/W bit is set to logic 1 the chip outputs data immediately after the slave address. If the D/C bit during the last write access is set to a logic 0, the byte read is the status byte. Figure 33. Communication protocol WRITE MODE DRIVER ACK DRIVER ACK DRIVER ACK DRIVER ACK DRIVER ACK 4.2 Serial interfaces can feature three different serial synchronized interfaces with the host controller. It is possible to select a 3-lines SPI, a 4-lines SPI or 3-line 9 bits serial interface. 4.2.1 4-lines SPI interface S S S 0 1 1 1 1 A A 0 A 1 DC Control Byte A DATA Byte A 0 DC Control Byte A DATA Byte A P 1 0 R/W Co SLAVE ADDRESS READ MODE DRIVER ACK S S S 0 1 1 1 1 A A 1 A 1 0 R/W Co LAST N> 0 BYTE COMMAND WORD CONTROL BYTE MSB...LSB MASTER ACK CONTROL BYTE LR0008 The 4-lines serial interface is a bidirectional link between the display driver and the application supervisor. It consists of four lines: one/two for data signals (SDIN, SOUT), one for clock signals (SCLK), one for the peripheral enable (CS) and one for mode selection (SD/C). The serial interface is active only if the CS line is set to a logic 0. When CS line is high the serial peripheral power consumption is zero. While CS pin is high the serial interface is kept in reset. The is always a slave on the bus and receives the communication clock on the SCLK pin from the master. Information is exchanged byte-wide. During data transfer, the data line is sampled on the positive SCLK edge. SD/C line status indicates whether the byte is a command (SD/C =0) or a data (SD/C =1); SD/C line is read on the eighth SCLK clock pulse during every byte transfer. If CS stays low after the last bit of a command/data byte, the serial interface expects the MSB of the next byte at the next SCLK positive edge. A reset pulse on RES pin interrupts the transmission. No data is written into the data RAM and all the internal registers are cleared. If CS is low after the positive edge of RES, the serial interface is ready to receive data. Throughout SDOUT, the driver I 2 C slave address or the status byte can be read. The command sequence to read the I 2 C slave address or the status byte is shown in Figure 34., Figure 35., P S S R 0 1 1 1 1 A A / 1 0 W DRIVER SLAVE ADDRESS C D o C 0 0 0 H H H E [1][0] A 34/79

Bus interfaces Figure 36.. SDOUT is in high impedance in steady state and during data write. It is possible to short circuit SDOUT and SDIN and read the I2C address or status byte without any additional lines. Figure 34. 4-lines serial bus protocol - one byte transmission CS D/C SCLK SDIN Figure 35. CS D/C SCLK SDIN Figure 36. CS SCLK SDIN D/C MSB 4-lines serial bus protocol - several byte transmission DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 DB7 DB6 DB5 4-lines serial bus protocol - I2C address or status byte read Don't DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Care SDOUT High-Z DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 High-Z Command Write Don't Care Don't Care Don't Care ID Number Don't Care DATA Read Don't Care Don't Care Don't Care High-Z DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 High-Z STATUS BYTE LSB LR0071 LR00076 LR0072 35/79

Bus interfaces Figure 37. 4-lines SPI reading sequence READING SEQUENCE Write a "00000000" Instruction SDOUT Buffer becomes active (Low Impedence) 4.2.2 3-lines SPI interface Source 8 pulses on SCLK and 1 Read the ID Number or the Status Byte On SDOUT SDOUT Buffer Configured in High Impedence END OF READING SEQUENCE note: 1) these data are not read by the display Diver 2) SDIN and SDOUT can be short circuited if the processor can configure serial output buffers in high impedence during data read. The 3-lines serial interface is a bidirectional link between the display driver and the application supervisor. It consists of three lines: one/two for data signals (SDIN,SDOUT), one for clock signals (SCLK) and one for peripheral enable (CS). If the R/W bit is set to logic 0 the is set to be a receiver. One or more command words follow to define the status of the device. A command word is composed by two bytes. The first is a control byte which defines Co, D/C, R/W H[1;0] and HE values, the second is a data byte (Figure 38.). The Co bit is the command MSB and defines whether the command is followed by one data byte and an other command word, or if it is followed by a stream of commands, or a steam of DDRAM data (Co = 1 Command word, Co = 0 Stream of data). The D/C bit defines whether the data byte is a command or DDRAM data (D/C = 1 RAM Data, D/C = 0 Command). The H[1;0] bits define the instruction Set Page if HE bit =1. If HE bit is set to 0, H[1;0] values are neglected and it is possible to update the instruction set page number using only the related instruction in the instruction set. If Co =1 and D/C = 0, the incoming data byte is decoded as a command, and if Co =1 and D/C =1, the following data byte is stored in the data RAM at the location specified by the data pointer. After the last control byte, if D/C is set to a logic 1, the incoming data bytes are stored inside the display data RAM starting at the address specified by the data pointer. The data pointer is automatically updated after every byte written and in the end points to the last RAM location written. LR0078 36/79

Bus interfaces Throughout SDOUT can be read the driver I 2 C slave address or the status byte. The command sequence that allows to read I 2 C slave address or the status byte is shown in Figure 39. and Figure 40.. If the R bit is set to logic 0 and D/C=0, the I 2 C slave address is read. If the R bit is set to logic 1 and D/C=0, the the I 2 C slave address is read. SDOUT is in high impedance in steady state and during data write. It is possible to short circuit SDOUT and SDIN and read the I 2 C address or status byte without any additional line. Figure 38. 3-lines serial interface protocol in writing mode WRITE MODE 1 Co Control Byte Figure 39. DATA Byte 0 Control Byte DATA Byte Co LAST N> 0 BYTE COMMAND WORD CONTROL BYTE MSB...LSB Control Byte 0 0 DATA Byte DATA Byte LAST CONTROL BYTE Control Byte N> 0 BYTE MSB...LSB 0 1 DATA Byte DATA Byte LAST CONTROL BYTE CS SCLK SDIN N> 0 BYTE MSB...LSB TRANSFERRED ONLY COMMANDS TRANSFERRED ONLY DDRAM DATA 3-lines SPI interface protocol in reading mode Don't DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 Care Co=1 D/C=0 R/W=1 "Command" "Read" R C D H H H / 0 0 o C E [1][0] W CONTROL BYTE DATA Byte = Command Don't Care Don't Care Don't Care Don't Care if D/C=0 DATA Byte = DDRAM Data if D/C=1 SDOUT Don't Care Don't Care LR0002 Don't Care High-Z DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 High-Z High-Z DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 High-Z Command Write ID-Number STATUS BYTE DATA Read LR0077 37/79