NOT RECOMMENDED FOR NEW DESIGN. S-8253A/B Series BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK. Features. Applications.

Similar documents
S-8254 Series BATTERY PROTECTION IC FOR 3-SERIAL OR 4-SERIAL-CELL PACK. Rev.2.3_00. Features. Applications. Package

S-8242B Series BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK. Rev.1.4_00. Features. Applications. Packages. Seiko Instruments Inc.

S-8253C/D Series BATTERY PROTECTION IC FOR 2-SERIES OR 3-SERIES-CELL PACK. Features. Applications. Package.

S-8253C/D Series BATTERY PROTECTION IC FOR 2-SERIES OR 3-SERIES-CELL PACK. Features. Applications. Package.

S-8242A Series BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK. Rev.3.0_00. Features. Applications. Packages. Seiko Instruments Inc.

S-8233A Series BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK. Features. Applications. Package

NOT RECOMMENDED FOR NEW DESIGN. S-8233A Series BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK. Features. Applications. Package

S-8239A Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package. Seiko Instruments Inc. 1.

PROTECTION IC FOR 2-SERIAL-CELL PACK

ABLIC Inc., Rev.5.2_01

Release condition of discharge overcurrent status is selectable: Load disconnection, charger connection

MONITORING IC FOR 1-CELL PACK

S-8213 Series BATTERY PROTECTION IC FOR 2-SERIAL / 3-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application. Packages.

S-8206A Series BATTERY PROTECTION IC FOR 1-CELL PACK (SECONDARY PROTECTION) Features. Applications. Packages.

S-8200A Series BATTERY PROTECTION IC FOR 1-CELL PACK. Features. Applications. Packages. ABLIC Inc., Rev.4.

Overdischarge detection voltage. 5 mv- step. Overdischarge release voltage

2.0 A typ., 3.5 A max. ( 25 C)

S-8239A Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package.

S-8239B Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package.

0.1 μa max. (Ta = +25 C)

Overdischarge detection voltage. 5 mv- step. Overdischarge release voltage

UNISONIC TECHNOLOGIES CO., LTD UB261 Preliminary CMOS IC

S-8209B Series BATTERY PROTECTION IC WITH CELL-BALANCE FUNCTION. Features. Applications. Packages. ABLIC Inc., Rev.3.

S-5813A/5814A Series CMOS TEMPERATURE SENSOR IC. Rev.1.2_00. Features. Applications. Package. Seiko Instruments Inc. 1

UNISONIC TECHNOLOGIES CO., LTD UB211C Preliminary CMOS IC

S-8233A SERIES. Features. Applications BATTERY PROTECTION IC (FOR A 3-SERIAL-CELL PACK) Seiko Instruments Inc. 1. Rev.2.0

S-8235A Series FOR AUTOMOTIVE BATTERY PROTECTION IC FOR 3-SERIAL TO 5-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application.

±2.5 C ( 55 to +130 C) mv/ C Typ. Ta = 30 C: V Typ. Ta = +30 C: V Typ. Ta = +130 C: V Typ. ±0.4% Typ.

S-8233B SERIES. Features. Applications BATTERY PROTECTION IC (FOR A 3-SERIAL-CELL PACK) Seiko Instruments Inc. 1. Rev.2.0

*1. Attention should be paid to the power dissipation of the package when the load is large. *2. Refer to Product Name Structure for details.

UNISONIC TECHNOLOGIES CO., LTD UB227 Advance CMOS IC

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy: ±1.0% Dropout voltage:

S-8233C SERIES. Features. Applications BATTERY PROTECTION IC (FOR A 3-SERIAL-CELL PACK) Seiko Instruments Inc. 1. Rev.2.0

S-8261 Series BATTERY PROTECTION IC FOR 1-CELL PACK. Features. Applications. Package. Seiko Instruments Inc. 1.

V DET1(S) to V DET3(S) = 10.5 V to 21.5 V (0.1 V step)

150 ma output is possible (at V IN V OUT(S) V) *1 (Per circuit)

HIGH RIPPLE-REJECTION LOW DROPOUT LOW INPUT-AND-OUTPUT CAPACITANCE CMOS VOLTAGE REGULATOR

S-8235A Series FOR AUTOMOTIVE BATTERY PROTECTION IC FOR 3-SERIAL TO 5-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application.

S-8241 Series. Rev.3.5_10 BATTERY PROTECTION IC FOR A SINGLE-CELL PACK. Features. Packages. Applications

HIGH RIPPLE-REJECTION LOW DROPOUT MIDDLE OUTPUT CURRENT CMOS VOLTAGE REGULATOR

S-8261 Series BATTERY PROTECTION IC FOR 1-CELL PACK. Features. Applications. Package. ABLIC Inc., Rev.5.

S-8130AA Series TEMPERATURE SWITCH IC WITH LATCH. Rev.2.2_00

SOT-23-5, 5-Pin SON(A) *1. Attention should be paid to the power dissipation of the package when the output current is large.

ABLIC Inc., 2012 Rev.1.0_02

ABLIC Inc., Rev.2.2_02

S-5814A Series : 2.5 C ( 30 C to 100 C) Ta = 30 C : V typ. Ta = 30 C : V typ. Ta = 100 C : V typ. 0.5% typ.

*1. Attention should be paid to the power dissipation of the package when the load is large.

S-8244 Series. Rev.0.8 BATTERY PROTECTION IC FOR SERIES CONNECTION OF 1 TO 4 CELLS (SECONDARY PROTECTION) Features. Applications

NOT RECOMMENDED FOR NEW DESIGN. S-5843A Series TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages.

S-8821 Series VOLTAGE REGULATION STEP-UP CHARGE PUMP DC-DC CONVERTER. Rev.1.0_10. Features. Applications. Packages

PACKAGE HIGH-PRECISION VOLTAGE DETECTOR

S-8241 Series BATTERY PROTECTION IC FOR A SINGLE CELL PACK. Rev.3.8_00. Features. Packages. Applications

S-5840B Series TEMPERATURE SWITCH IC (THERMOSTAT IC) WITH LATCH. Features. Applications. Package. ABLIC Inc., Rev.2.

HIGH RIPPLE-REJECTION LOW DROPOUT MIDDLE OUTPUT CURRENT CMOS VOLTAGE REGULATOR

1.5 V to 5.5 V, selectable in 0.1 V steps. High-accuracy output voltage: ±1.0%

DISCONTINUED PRODUCT

S-90N0312SMA N-CHANNEL POWER MOS FET FOR SWITCHING. Rev.3.0_00. Features. Applications. Packages. Item code

S-19100xxxA Series FOR AUTOMOTIVE 125 C OPERATION VOLTAGE DETECTOR BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) Features.

S-5844A Series TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages. ABLIC Inc., Rev.2.

I DD 0.1 na typ. I DET = 0.7 na typ. V DD = 0.9 V to 5.5 V Detects faint signals of approximately 0.7 nw (1.0 V, 0.7 na typ.)

S-8110C/8120C Series CMOS TEMPERATURE SENSOR IC. Features. Applications. Packages

S-90P0222SUA P-CHANNEL POWER MOS FET FOR SWITCHING. Rev.1.0_00. Features. Applications. Packages. Item code

1.5 V to 5.5 V, selectable in 0.1 V step

S-1132 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT MIDDLE OUTPUT CURRENT CMOS VOLTAGE REGULATOR. Features. Applications. Packages.

AOZ9250DI. Single-Cell Battery Protection IC with Integrated MOSFET. Features. General Description. Applications. Typical Applications Circuit

2.5 C ( 55 C to 130 C) Ta = 30 C: V Typ. Ta = 30 C: V Typ. Ta = 130 C: V Typ. 0.4% Typ. ( 20 to 80 C)

60 db typ. (1.25 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

S-8426A Series BATTERY BACKUP SWITCHING IC. Features. Applications. Packages. ABLIC Inc., Rev.2.0_03

S-1711 Series SUPER-SMALL PACKAGE 2-CIRCUIT HIGH RIPPLE-REJECTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy: 140 mv typ. (3.0 V output product, I OUT = 200 ma)

HIGH RIPPLE-REJECTION LOW DROPOUT HIGH OUTPUT CURRENT CMOS VOLTAGE REGULATOR

S-1142A/B Series HIGH-WITHSTAND VOLTAGE LOW CURRENT CONSUMPTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Application. Package.

S-5855A Series PWM OUTPUT TEMPERATURE SENSOR IC. Features. Application. Packages. ABLIC Inc., Rev.1.

S Series MINI ANALOG SERIES LOW INPUT OFFSET VOLTAGE CMOS OPERATIONAL AMPLIFIER. Features. Applications. Packages.

S-1721 Series SUPER-SMALL PACKAGE 2-CIRCUIT HIGH RIPPLE-REJECTION LOW CURRENT CONSUMPTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features.

Caution Before using the product in automobile control unit or medical equipment, contact to ABLIC Inc. is indispensable.

NOT RECOMMENDED FOR NEW DESIGN. S-5855A Series PWM OUTPUT TEMPERATURE SENSOR IC. Features. Application. Packages.

70 db typ. (1.0 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

S-L2980 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications. Package

S-1133 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT MIDDLE-OUTPUT CURRENT CMOS VOLTAGE REGULATOR. Features. Applications. Packages.

S Series FOR AUTOMOTIVE 105 C OPERATION CURRENT MONITOR HIGH SIDE SWITCH. Features. Applications. Package.

*1. Please make sure that the loss of the IC will not exceed the power dissipation when the output current is large.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

Possible to output 150 ma (V IN V OUT(S) 1.0 V) *1 (per circuit)

ABLIC Inc., Rev.2.3_02

S-1004 Series BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR WITH SENSE PIN. Features. Applications. Packages.

ABLIC Inc., Rev.2.1_02

NOT RECOMMENDED FOR NEW DESIGN. S-5842A Series DUAL TRIP TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages.

S-8425 Series BATTERY BACKUP SWITCHING IC. Features. Packages. Applications

S-8813 Series. Rev.1.1_10 3-CHANNEL WHITE LED DRIVER IC (CHARGE PUMP IC WITH A BUILT-IN CONSTANT-CURRENT CIRCUIT)

SII Semiconductor Corporation, Rev.3.1_01

S-8244 Series BATTERY PROTECTION IC FOR 1-SERIAL TO 4-SERIAL-CELL PACK (SECONDARY PROTECTION) Features. Applications. Packages.

ABLIC Inc., Rev.5.1_03

S-8813 Series. Rev. 1.0_00. Features. Applications. Package. Part Numbers

70 db typ. (2.85 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

S-5724 Series LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH. Features. Applications. Packages.

ABLIC Inc., Rev.2.2_03

S-8209A Series Usage Guidelines Rev.1.7_01

*1. Attention should be paid to the power dissipation of the package when the output current is large.

Transcription:

www.sii-ic.com BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Seiko Instruments Inc., 2003-2010 Rev.5.0_00 The are protection ICs for 2-serial or 3-serial cell lithium-ion rechargeable batteries and include highaccuracy voltage detectors and delay circuits. These ICs are suitable for protecting lithium-ion rechargeable battery packs from overcharge, overdischarge and overcurrent. Features (1) High-accuracy voltage detection for each cell Overcharge detection voltage n (n = 1 to 3) 3.9 V to 4.4 V (50 mv steps) Accuracy ±25 mv Overcharge release voltage n (n = 1 to 3) 3.8 V to 4.4 V *1 Accuracy ±50 mv Overdischarge detection voltage n (n = 1 to 3) 2.0 V to 3.0 V (100 mv steps) Accuracy ±80 mv Overdischarge release voltage n (n = 1 to 3) 2.0 V to 3.4 V *2 Accuracy ±100 mv (2) Three-level overcurrent detection (Including load short circuiting detection) Overcurrent detection voltage 1 0.05 V to 0.30 V (50 mv steps) Accuracy ±25 mv Overcurrent detection voltage 2 0.5 V (Fixed) Overcurrent detection voltage 3 1.2 V (Fixed) (3) Delay times (Overcharge, Overdischarge, Overcurrent) are generated by an internal circuit. (External capacitors are unnecessary). (4) Charge / discharge operation can be inhibited via the control pin. (5) 0 V battery charge function available / unavailable are selectable. (6) High-voltage withstand devices Absolute maximum rating 26 V (7) Wide operating voltage range 2 V to 24 V (8) Wide operating temperature range 40 C to 85 C (9) Low current consumption Operation mode 28 μa max. (25 C) Power-down mode 0.1 μa max. (25 C) (10) Lead-free, Sn100%, halogen-free *3 *1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage n (n = 1 to 3) can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mv steps.) *2. Overdischarge release voltage = Overdischarge detection voltage Overdischarge hysteresis voltage (Overdischarge hysteresis voltage n (n = 1 to 3) can be selected as 0 V or from a range of 0.2 V to 0.7 V in 100 mv steps.) *3. Refer to Product Name Structure for details. Applications Lithium-ion rechargeable battery packs Lithium polymer rechargeable battery packs Package 8-Pin TSSOP Seiko Instruments Inc. 1

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Block Diagrams 1. S-8253A Series DOP COP VMP CTL 95 kω 900 kω 200 na Oscillator, counter, controller CTLH CTLM Remark All diodes shown in figure are parasitic diodes. Figure 1 VDD VC1 VC2 VSS 2 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 2. S-8253B Series DOP COP 95 kω VMP 900 kω Oscillator, counter, controller CTLH 200 na CTLM CTL Remark All diodes shown in figure are parasitic diodes. Figure 2 VDD VC1 VC2 VSS Seiko Instruments Inc. 3

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Product Name Structure 1. Product Name 1. 1 Environmental code = U S-8253 x xx T8T1 U *1. Refer to the tape specifications. *2. Refer to the 3. Product Name List. 1. 2 Environmental code = G S-8253 x xx T8T1 G Z *1. Refer to the tape specifications. *2. Refer to the 3. Product Name List. 2. Package 8-Pin TSSOP Environmental code U: Lead-free (Sn 100%), halogen-free Package abbreviation and IC packing specifications *1 T8T1: 8-Pin TSSOP, Tape Serial code *2 Sequentially set from AA to ZZ Product series name A: 2-cell B: 3-cell Fixed Environmental code G: Lead-free (for details, please contact our sales office) Package abbreviation and IC packing specifications *1 T8T1: 8-Pin TSSOP, Tape Serial code *2 Sequentially set from AA to ZZ Product series name A: 2-cell B: 3-cell Package Name Drawing Code Package Tape Reel Environmental code = G FT008-A-P-SD FT008-E-C-SD FT008-E-R-SD Environmental code = U FT008-A-P-SD FT008-E-C-SD FT008-E-R-S1 4 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 3. Product Name List Table 1 S-8253A Series (For 2-Serial Cell) Model No. Overcharge Overcharge Overdischarge Overdischarge Overcurrent 0 V battery detection voltage release voltage detection voltage release voltage detection voltage 1 charge function [V CU ] [V CL ] [V DL ] [V DU ] [V IOV1 ] S-8253AAA-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.300 ±0.025 V Available S-8253AAB-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.70 ±0.080 V 2.70 ±0.080 V 0.300 ±0.025 V Available S-8253AAC-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.080 ±0.025 V Available S-8253AAD-T8T1 4.250 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.120 ±0.025 V Available S-8253AAE-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.80 ±0.080 V 3.00 ±0.100 V 0.300 ±0.025 V Available S-8253AAF-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.60 ±0.100 V 0.300 ±0.025 V Unavailable S-8253AAG-T8T1 4.280 ±0.025 V 4.080 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.150 ±0.025 V Unavailable S-8253AAH-T8T1 4.350 ±0.025 V 4.150 ±0.050 V 2.30 ±0.080 V 2.30 ±0.080 V 0.090 ±0.025 V Available Table 2 S-8253B Series (For 3-Serial Cell) Model No. Overcharge Overcharge Overdischarge Overdischarge Overcurrent 0 V battery detection voltage release voltage detection voltage release voltage detection voltage 1 charge function [V CU ] [V CL ] [V DL ] [V DU ] [V IOV1 ] S-8253BAA-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.300 ±0.025 V Available S-8253BAB-T8T1 4.325 ±0.025 V 4.075 ±0.050 V 2.20 ±0.080 V 2.90 ±0.100 V 0.200 ±0.025 V Unavailable S-8253BAC-T8T1 4.350 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.080 ±0.025 V Available S-8253BAD-T8T1 4.250 ±0.025 V 4.050 ±0.050 V 2.40 ±0.080 V 2.70 ±0.100 V 0.120 ±0.025 V Available S-8253BAE-T8T1 4.350 ±0.025 V 4.150 ±0.050 V 2.20 ±0.080 V 2.40 ±0.100 V 0.100 ±0.025 V Available S-8253BAF-T8T1 4.280 ±0.025 V 4.180 ±0.050 V 2.20 ±0.080 V 2.50 ±0.100 V 0.190 ±0.025 V Unavailable S-8253BAG-T8T1 4.280 ±0.025 V 4.180 ±0.050 V 2.20 ±0.080 V 2.50 ±0.100 V 0.125 ±0.025 V Unavailable S-8253BAH-T8T1 4.350 ±0.025 V 4.150 ±0.050 V 2.20 ±0.080 V 2.40 ±0.100 V 0.250 ±0.025 V Available S-8253BAI-T8T1 4.350 ±0.025 V 4.150 ±0.050 V 2.20 ±0.080 V 2.40 ±0.100 V 0.160 ±0.025 V Available Remark 1. Please contact the SII marketing department for the products with the detection voltage value other than those specified above. 2. : GZ or U 3. Please select products of environmental code = U for Sn 100%, halogen-free products. Seiko Instruments Inc. 5

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Pin Configuration DOP COP VMP CTL 8-Pin TSSOP Table 3 S-8253A Series Top view Pin No. Symbol Description 1 8 VDD Connection pin for discharge control FET gate 2 7 VC1 1 DOP (CMOS output) 3 6 VC2 4 5 VSS Connection pin for charge control FET gate 2 COP (Nch open-drain output) Figure 3 3 VMP Pin for voltage detection between VDD and VMP (Detection pin for overcurrent) Input pin for charge / discharge control signal, Pin for shortening test time 4 CTL ( L : Normal operation, H : inhibit charge / discharge M (V DD 1 / 2) : shorten test time) 5 VSS Input pin for negative power supply, Connection pin for negative voltage of battery 2 6 VC2 No connection *1 7 VC1 Connection pin for negative voltage of battery 1, for positive voltage of battery 2 8 VDD Input pin for positive power supply, Connection pin for positive voltage of battery 1 *1. No connection is electrically open. This pin can be connected to VDD or VSS. Remark Refer to the package drawings for the external views. Table 4 S-8253B Series Pin No. Symbol Description 1 DOP Connection pin for discharge control FET gate (CMOS output) 2 COP Connection pin for charge control FET gate (Nch open-drain output) 3 VMP Pin for voltage detection between VDD and VMP (Detection pin for overcurrent) 4 CTL Input pin for charge / discharge control signal, pin for shortening test time ( L : Normal operation, H : inhibit charge / discharge, M (V DD 1 / 2) : shorten test time) 5 VSS Input pin for negative power supply, Connection pin for negative voltage of battery 3 6 VC2 Connection pin for negative voltage of battery 2, for positive voltage of battery 3 7 VC1 Connection pin for negative voltage of battery 1, for positive voltage of battery 2 8 VDD Input pin for positive power supply, Connection pin for positive voltage of battery 1 Remark Refer to the package drawings for the external views. 6 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Absolute Maximum Ratings Table 5 (Ta = 25 C unless otherwise specified) Item Symbol Applicable Pins Absolute Maximum Ratings Unit Input voltage between VDD and VSS V DS V SS 0.3 to V SS 26 V Input pin voltage V IN VC1, VC2 V SS 0.3 to V DD 0.3 V VMP pin input voltage V VMP VMP V SS 0.3 to V SS 26 V DOP pin output voltage V DOP DOP V SS 0.3 to V DD 0.3 V COP pin output voltage V COP COP V SS 0.3 to V VMP 0.3 V CTL input pin voltage V IN_CTL CTL V SS 0.3 to V DD 0.3 V Power dissipation P D 300 (When not mounted on board) mw 700 *1 mw Operating ambient temperature T opr 40 to 85 C Storage temperature T stg 40 to 125 C *1. When mounted on board [Mounted board] (1) Board size : 114.3 mm 76.2 mm t1.6 mm (2) Board name : JEDEC STANDARD51-7 Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. Power Dissipation (PD) [mw] 800 700 600 500 400 300 200 100 0 0 50 100 150 Ambient Temperature (Ta) [ C] Figure 4 Power Dissipation of Package (When Mounted on Board) Seiko Instruments Inc. 7

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Electrical Characteristics 1. Except Detection Delay Time DETECTION VOLTAGE Table 6 (1 / 2) (Ta = 25 C unless otherwise specified) Item Symbol Conditions Min. Typ. Max. Unit Overcharge detection voltage n V CUn 3.90 V to 4.40 V, Adjustable Overcharge release voltage n V CLn 3.80 V to 4.40 V, Adjustable Overdischarge detection voltage n V DLn 2.0 V to 3.0 V, Adjustable V CL V CU V CL = V CU V CUn 0.025 V CLn 0.05 V CLn 0.025 V DLn 0.080 V DUn V CUn V CLn V CLn V DLn V CUn 0.025 V CLn 0.05 V CLn 0.025 V DLn 0.080 V DUn Test condition Test circuit V 1 1 V 1 1 V 1 1 V 1 1 Overdischarge release voltage n V DUn V DL V DU V DUn V 1 1 2.0 V to 3.40 V, 0.10 0.10 Adjustable V DUn V DUn V DL = V DU V DUn V 1 1 0.08 0.08 Overcurrent detection voltage 1 V IOV1 0.05 V to 0.30 V, Adjustable V IOV1 V IOV1 V IOV1 Based on V DD 0.025 0.025 V 2 1 Overcurrent detection voltage 2 V IOV2 Based on V DD 0.40 0.50 0.60 V 2 1 Overcurrent detection voltage 3 V IOV3 Based on V DD 0.9 1.2 1.5 V 2 1 Temperature coefficient 1 *1 T COE1 Ta = 0 C to 50 C *3 1.0 0 1.0 mv / C Temperature coefficient 2 *2 T COE2 Ta = 0 C to 50 C *3 0.5 0 0.5 mv / C 0 V BATTERY CHARGE FUNCTION 0 V battery charge starting charger voltage V 0CHA 0 V battery charging available 0.8 1.5 V 12 5 0 V battery charge inhibition battery voltage V 0INH 0 V battery charging unavailable 0.4 0.7 1.1 V 12 5 INTERNAL RESISTANCE Resistance between VMP and VDD R VMD V1 = V2 = V3 *4 = 3.5 V, V VMP = V SS 70 95 120 kω 6 2 Resistance between VMP and VSS R VMS V1 = V2 = V3 *4 = 1.8 V, V VMP = V DD 450 900 1800 kω 6 2 8 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK INPUT VOLTAGE Operating voltage between VDD and VSS Table 6 (2 / 2) (Ta = 25 C unless otherwise specified) Item Symbol Conditions Min. Typ. Max. Unit CTL input voltage H V CTLH Test condition V DSOP Output voltage of DOP and COP fixed 2 24 V V DD 0.5 Test circuit V 7 1 CTL input voltage L V CTLL 0.5 V 7 1 INPUT CURRENT Current consumption on operation I OPE V1 = V2 = V3 *4 = 3.5 V 14 28 μa 5 2 Current consumption at power down I PDN V1 = V2 = V3 *4 = 1.5 V 0.1 μa 5 2 VC1 pin current I VC1 V1 = V2 = V3 *4 = 3.5 V 0.3 0 0.3 μa 9 3 VC2 pin current I VC2 V1 = V2 = V3 *4 = 3.5 V 0.3 0 0.3 μa 9 3 CTL pin current H I CTLH V1 = V2 = V3 *4 = 3.5 V, V CTL1 = V DD 0.1 μa 8 3 CTL pin current L I CTLL V1 = V2 = V3 *4 = 3.5 V, V CTL1 = V SS 0.4 0.2 μa 8 3 OUTPUT CURRENT COP pin leakage current I COH V COP = 24 V 0.1 μa 10 4 COP pin sink current I COL V COP = V SS 0.5 V 10 μa 10 4 DOP pin source current I DOH V DOP = V DD 0.5 V 10 μa 11 4 DOP pin sink current I DOL V DOP = V SS 0.5 V 10 μa 11 4 *1. Voltage temperature coefficient 1 : Overcharge detection voltage *2. Voltage temperature coefficient 2 : Overcurrent detection voltage 1 *3. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production. *4. Because S-8253A Series are the protection ICs for 2-serial cell, there is no V3 for them. V SS Seiko Instruments Inc. 9

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 2. Detection Delay Time (1) S-8253AAA, S-8253AAB, S-8253AAC, S-8253AAD, S-8253AAE, S-8253AAF, S-8253AAG, S-8253BAA, S-8253BAC, S-8253BAD, S-8253BAE, S-8253BAH DELAY TIME (Ta = 25 C) Table 7 Item Symbol Condition Min. Typ. Max. Unit Test Condition Overcharge detection delay time t CU 0.92 1.15 1.38 s 3 1 Overdischarge detection delay time t DL 115 144 173 ms 3 1 Overcurrent detection delay time 1 t IOV1 7.2 9 10.8 ms 4 1 Overcurrent detection delay time 2 t IOV2 3.6 4.5 5.4 ms 4 1 Overcurrent detection delay time 3 t IOV3 220 300 380 μs 4 1 (2) S-8253BAB, S-8253BAF, S-8253BAG, S-8253BAI DELAY TIME (Ta = 25 C) Table 8 Item Symbol Condition Min. Typ. Max. Unit Test Condition Overcharge detection delay time t CU 0.92 1.15 1.38 s 3 1 Overdischarge detection delay time t DL 115 144 173 ms 3 1 Overcurrent detection delay time 1 t IOV1 3.6 4.5 5.4 ms 4 1 Overcurrent detection delay time 2 t IOV2 0.89 1.1 1.4 ms 4 1 Overcurrent detection delay time 3 t IOV3 220 300 380 μs 4 1 (3) S-8253AAH DELAY TIME (Ta = 25 C) Table 9 Item Symbol Condition Min. Typ. Max. Unit Test Condition Overcharge detection delay time t CU 0.92 1.15 1.38 s 3 1 Overdischarge detection delay time t DL 115 144 173 ms 3 1 Overcurrent detection delay time 1 t IOV1 14.5 18 22 ms 4 1 Overcurrent detection delay time 2 t IOV2 3.6 4.5 5.4 ms 4 1 Overcurrent detection delay time 3 t IOV3 220 300 380 μs 4 1 Test Circuit Test Circuit Test Circuit 10 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Test Circuits 1. Overcharge Detection Voltage 1, Overcharge Release Voltage 1, Overdischarge Detection Voltage 1, Overdischarge Release Voltage 1 (Test Condition 1, Test Circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP and DOP pins are L (V DD 0.1 V or lower) (this status is referred to as the initial status). 1. 1 Overcharge Detection Voltage 1 (V CU1 ), Overcharge Release Voltage 1 (V CL1 ) Overcharge detection voltage 1 (V CU1 ) is the voltage of V1 when the voltage of the COP pin is H (V DD 0.9 V or more) after the V1 voltage has been gradually increased starting at the initial status. Overcharge release voltage 1 (V CL1 ) is the voltage of V1 when the voltage at the COP pin is low after the V1 voltage has been gradually decreased. 1. 2 Overdischarge Detection Voltage 1 (V DL1 ), Overdischarge Release Voltage 1 (V DU1 ) Overdischarge detection voltage 1 (V DL1 ) is the voltage of V1 when the voltage of the DOP pin is high after the V1 voltage has been gradually decreased starting at the initial status. Overdischarge release voltage 1 (V DU1 ) is the voltage of V1 when the voltage at the DOP pin is low after the V1 voltage has been gradually increased. By changing Vn (n = 2: S-8253A Series, n = 2, 3: S-8253B Series) the overcharge detection voltage (V CUn ), overcharge release voltage (V CLn ), overdischarge detection voltage (V DLn ), and overdischarge release voltage (V DUn ) can be measured in the same way as when n = 1. 2. Overcurrent Detection Voltage 1, Overcurrent Detection Voltage 2, Overcurrent Detection Voltage 3 (Test Condition 2, Test Circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP pin and DOP pin are low (this status is referred to as the initial status). 2. 1 Overcurrent Detection Voltage 1 (V IOV1 ) Overcurrent detection voltage 1 (V IOV1 ) is the voltage of V5 when the voltages of the COP pin and DOP pin are high after the V5 voltage has been gradually increased starting at the initial status. 2. 2 Overcurrent Detection Voltage 2 (V IOV2 ) Overcurrent detection voltage 2 (V IOV2 ) is the voltage of V5 when the voltages of the COP pin and DOP pin are high within the minimum and maximum values of overcurrent detection time 2 (t IOV2 ) after the voltage of V5 was instantaneously increased (within 10 μs) starting at the initial status. 2. 3 Overcurrent Detection Voltage 3 (V IOV3 ) Overcurrent detection voltage 3 (V IOV3 ) is the voltage of V5 when the voltages of the COP pin and DOP pin are high within the minimum and maximum values of overcurrent detection time 3 (t IOV3 ) after the voltage of V5 was instantaneously increased (within 10 μs) starting at the initial status. Seiko Instruments Inc. 11

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 3. Overcharge Detection Delay Time, Overdischarge Detection Delay Time (Test Condition 3, Test Circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP pin and DOP pin are low (this status is referred to as the initial status). 3. 1 Overcharge Detection Delay Time (t CU ) The overcharge detection delay time (t CU ) is the time it takes for the voltage of the COP pin to change from low to high after the voltage of V1 is instantaneously changed from overcharge detection voltage 1 (V CU1 ) 0.2 V to overcharge detection voltage 1 (V CU1 ) 0.2 V (within 10 μs) starting at the initial status. 3. 2 Overdischarge Detection Delay Time (t DL ) The overdischarge detection delay time (t DL ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V1 is instantaneously changed from overdischarge detection voltage 1 (V DL1 ) 0.2 V to overdischarge detection voltage 1 (V DL1 ) 0.2 V (within 10 μs) starting at the initial status. 4. Overcurrent Detection Delay Time 1, Detection Delay Time 2, Detection Delay Time 3 (Test Condition 4, Test Circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP pin and DOP pin are low (this status is referred to as the initial status). 4. 1 Overcurrent Detection Delay Time 1 (t IOV1 ) Overcurrent detection delay time 1 (t IOV1 ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 0.35 V (within 10 μs) starting at the initial status. 4. 2 Overcurrent Detection Delay Time 2 (t IOV2 ) Overcurrent detection delay time 2 (t IOV2 ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 0.7 V (within 10 μs) starting at the initial status. 4. 3 Overcurrent Detection Delay Time 3 (t IOV3 ) Overcurrent detection delay time 3 (t IOV3 ) is the time it takes for the voltage of the DOP pin to change from low to high after the voltage of V5 is instantaneously changed to 1.6 V (within 10 μs) starting at the initial status. 5. Consumption on Operation, Power Consumption at Power-down (Test Condition 5, Test Circuit 2) 5. 1 Power Consumption on Operation (I OPE ) The power consumption during operation (I OPE ) is the current of the VSS pin (I SS ) when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), S1 = ON, and S2 = OFF. 5. 2 Power Consumption at Power-down (I PDN ) The power consumption at power-down (I PDN ) is the current of the VSS pin (I SS ) when V1 = V2 = 1.5 V (S-8253A Series), V1 = V2 = V3 = 1.5 V (S-8253B Series), S1 = OFF, and S2 = ON. 12 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 6. Resistance between VMP and VDD, Resistance between VMP and VSS (Test Condition 6, Test Circuit 2) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), S1 = ON, and S2 = OFF (this status is referred to as the initial status). 6. 1 Resistance between VMP and VDD (R VMD ) The resistance between VMP and VDD (R VMD ) is determined based on the current of the VMP pin (I VMD ) after S1 and S2 are switched to OFF and ON, respectively, starting at the initial status. S-8253A Series : R VMD = (V1 V2) / I VMD S-8253B Series : R VMD = (V1 V2 V3) / I VMD 6. 2 Resistance between VMP and VSS (R VMS ) The resistance between VMP and VSS (R VMS ) is determined based on the current of the VMP pin (I VMS ) after V1 = V2 = 1.8 V (S-8253A Series) or V1 = V2 = V3 = 1.8 V (S-8253B Series) are set starting at the initial status. S-8253A Series : R VMS = (V1 V2) / I VMS S-8253B Series : R VMS = (V1 V2 V3) / I VMS 7. CTL Pin Input Voltage H (Test Condition 7, Test Circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0 V, and the COP pin and DOP pin are low (this status is referred to as the initial status). 7. 1 CTL Pin Input Voltage H (V CTLH ) The CTL pin input voltage H (V CTLH ) is the voltage of V4 when the voltages of the COP pin and DOP pin are high after the voltage of V4 has been gradually increased starting at the initial status. 8. CTL Pin Input Voltage L (Test condition 7, Test circuit 1) Confirm that V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V4 = 0 V, V5 = 0.35 V, and the COP pin and DOP pin are high (this status is referred to as the initial status). 8. 1 CTL Pin Input Voltage L (V CTLL ) The CTL pin input voltage L (V CTLL ) is the voltage of V4 when the voltages of the COP pin and DOP pin are low after the voltage of V4 has been gradually increased starting at the initial status. 9. CTL Pin Current H, CTL Pin Current L (Test Condition 8, Test Circuit 3) 9. 1 CTL Pin Current H (I CTLH ), CTL Pin Current L (I CTLL ) The CTL pin current H (I CTLH ) is the current that flows through the CTL pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), and S3 = ON, S4 = OFF. The CTL current L (I CTLL ) is the current that flows through the CTL pin when S3 = OFF and S4 = ON after that. Seiko Instruments Inc. 13

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 10. VC1 Pin Current, VC2 Pin Current (Test Condition 9, Test Circuit 3) 10. 1 VC1 Pin Current (I VC1 ), VC2 Pin Current (I VC2 ) The VC1 pin current (I VC1 ) is the current that flows through the VC1 pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), and S3 = OFF, S4 = ON. Similarly, the VC2 pin current (I VC2 ) is the current that flows through the VC2 pin under these conditions (S-8253B Series only). 11. COP Pin Leakage Current, COP Pin Sink Current (Test Condition 10, Test Circuit 4) 11. 1 COP Pin Leakage Current (I COH ) The COP pin leakage current (I COH ) is the current that flows through the COP pin when V1 = V2 = 12 V (S-8253A Series), V1 = V2 = V3 = 8 V (S-8253B Series), S6 = S7 = S8 = OFF, and S5 = ON. 11. 2 COP Pin Sink Current (I COL ) The COP pin sink current (I COL ) is the current that flows through the COP pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V6 = 0.5 V, S5 = S7 = S8 = OFF, and S6 = ON. 12. DOP Pin Source Current, DOP Pin Sink Current (Test Condition 11, Test Circuit 4) 12. 1 DOP Pin Source Current (I DOH ) The DOP pin source current (I DOH ) is the current that flows through the DOP pin when V1 = V2 = 1.8 V (S-8253A Series), V1 = V2 = V3 = 1.8 V (S-8253B Series), V7 = 0.5 V, S5 = S6 = S8 = OFF, and S7 = ON. 12. 2 DOP Pin Sink Current (I DOL ) The DOP pin sink current (I DOL ) is the current that flows through the DOP pin when V1 = V2 = 3.5 V (S-8253A Series), V1 = V2 = V3 = 3.5 V (S-8253B Series), V8 = 0.5 V, S5 = S6 = S7 = OFF, and S8 = ON. 13. 0 V Battery Charge Starting Battery Charger Voltage (Product with 0 V Battery Charge Function), 0 V Battery Charge Inhibition Battery Voltage (Product with 0 V Battery Charge Inhibition Function) (Test Condition 12, Test Circuit 5) 13. 1 0 V Battery Charge Starting Battery Charger Voltage (V 0CHA ) (Product with 0 V Battery Charge Function) The COP pin voltage should be lower than V 0CHA max. 1 V when V1 = V2 = 0 V (S-8253A Series), V1 = V2 = V3 = 0 V (S-8253B Series), and V9 = V VMP = V 0CHA max. 13. 2 0 V Battery Charge Inhibition Battery Voltage (V 0INH ) (Product with 0 V Battery Charge Inhibition Function) The COP pin voltage should be higher than V VMP 1 V when V1 = V2 = V 0INH min. (S-8253A Series), V1 = V2 = V3 = V 0INH min. (S-8253B Series), and V9 = V VMP = 24 V. 14 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK V5 V4 S1 S2 S3 S4 V A A S-8253A S-8253B V V V 1 DOP VDD 8 1 DOP 1 MΩ V1 1 MΩ 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL S-8253A S-8253A VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 1 μf V2 V5 V4 Figure 5 Test Circuit 1 1 μf A V1 V2 S1 S2 Figure 6 Test Circuit 2 A 1 μf V1 V2 S3 S4 Figure 7 Test Circuit 3 A A 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL S-8253B S-8253B VDD 8 VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 1 μf 1 μf A A A 1 μf V1 V2 V3 V1 V2 V3 V1 V2 V3 Seiko Instruments Inc. 15

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 S5 V6 S6 V V9 S7 V7 A V8 A S8 1 MΩ 1 DOP 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL S-8253A S-8253A VDD 8 VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 1 μf 1 μf V1 V2 S5 V6 S6 Figure 8 Test Circuit 4 V1 V2 V V9 Figure 9 Test Circuit 5 S7 V7 A V8 A S8 1 MΩ 1 DOP 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL S-8253B S-8253B VDD 8 VC1 7 VC2 6 VSS 5 VDD 8 VC1 7 VC2 6 VSS 5 1 μf 1 μf V1 V2 V3 V1 V2 V3 16 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Operation Remark Refer to Battery Protection IC Connection Example. 1. Normal Status When all of the battery voltages are in the range from V DLn to V CUn and the discharge current is lower than the specified value (the VMP pin voltage is higher than V DD V IOV1 ), the charging and discharging FETs are turned on. This condition is called the normal status, and in this condition charging and discharging can be carried out freely. Caution When the battery is connected for the first time, discharging may not be enabled. In this case, short the VMP pin and VDD pin or connect the charger to restore the normal status. 2. Overcharge Status When any one of the battery voltages becomes higher than V CUn and the state continues for t CU or longer, the COP pin becomes high impedance. Because the COP pin is pulled up to the EB pin voltage by an external resistor, the charging FET is turned off to stop charging. This is called the overcharge status. The overcharge status is released when one of the following two conditions holds. (1) All battery voltages become V CLn or lower. (2) All of the battery voltages are V CUn or lower, and the VMP pin voltage is V DD V IOV1 or lower (since the discharge current flows through the body diode of the charging FET immediately after discharging is started when the charger is removed and a load is connected, the VMP pin voltage momentarily decreases by approximately 0.6 V from the VDD pin voltage. The IC detects this voltage and releases the overcharging status). 3. Overdischarge Status When any one of the battery voltages becomes lower than V DLn and the state continues for t DL or longer, the DOP pin voltage becomes V DD level, and the discharging FET is turned off to stop discharging. This is called the overdischarging status. After discharging is stopped due to the overdischarge status, the enters the power-down status. 4. Power-down Status When discharging has stopped due to the overdischarge status, the VMP pin is pulled down to the V SS level by the R VMS resistor. When the VMP pin voltage is lower than Typ. 0.8 V, the enters the power-down status. In the power-down status, almost all the circuits of the stop and the current consumption is I PDN or lower. The conditions of each output pin are as follows. (1) COP pin : High-Z (2) DOP pin : V DD The power-down status is released when the following condition holds. (1) The VMP pin voltage is Typ. 0.8 V or higher. The overdischarging status is released when the following two conditions hold. (1) All battery voltage is released at V DUn or higher when the VMP pin voltage is Typ. 0.8 V or higher and the VMP pin voltage is lower than V DD. (2) All battery voltage is released at V DLn or higher when the VMP pin voltage is Typ. 0.8 V or higher and the VMP pin voltage is V DD or higher (when a charger is connected and VMP pin voltage is V DD or higher, overdischarge hysteresis is released and electric discharge control FET is turned on at V DLn ). Seiko Instruments Inc. 17

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 5. Overcurrent Status The has three overcurrent detection levels (V IOV1, V IOV2, and V IOV3 ) and three overcurrent detection delay times (t IOV1, t IOV2, and t IOV3 ) corresponding to each overcurrent detection level. When the discharging current becomes higher than the specified value (the difference of the voltages of the VMP pin and VDD pin is greater than V IOV1 ) and the state continues for t IOV1 or longer, the enters the overcurrent status, in which the DOP pin voltage becomes V DD level to turn off the discharging FET to stop discharging, the COP pin becomes high impedance and is pulled up to the EB pin voltage to turn off the charging FET to stop charging, and the VMP pin is pulled up to the V DD voltage by the internal resistor (R VMD ). Operation of overcurrent detection levels 2, 3 (V IOV2, V IOV3 ) and overcurrent detection delay times 2, 3 (t IOV2, t IOV3 ) are the same as for V IOV1 and t IOV1. The overcurrent status is released when the following condition holds. (1) The VMP pin voltage is V DD V IOV1 or higher because a charger is connected or the load is released. Caution The impedance that enables automatic restoration varies depending on the battery voltage and set value of overcurrent detection voltage 1. 6. 0 V Battery Charge Function Regarding the charging of a self-discharged battery (0 V battery), the has two functions from which one should be selected. (1) 0 V battery charging is allowed (0 V battery charging is available.) When the charger voltage is higher than V 0CHA, the 0 V battery can be charged. (2) 0 V battery charging is prohibited (0 V battery charging is unavailable.) When one of the battery voltages is lower than V 0INH, the 0 V battery cannot be charged. Caution When the VDD pin voltage is lower than the minimum value of V DSOP, the operation of the S- 8253A/B Series is not guaranteed. 18 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 7. Delay Circuit The following detection delay times are determined by dividing a clock of approximately 3.57 khz by the counter. (Example) Oscillator clock cycle (T CLK ) : Overcharge detection delay time (t CU ) : Overdischarge detection delay time (t DL ) : Overcurrent detection delay time 1 (t IOV1 ) : Overcurrent detection delay time 2 (t IOV2 ) : 280 μs 1.15 s 144 ms 9 ms 4.5 ms Remark The overcurrent detection delay time 2 (t IOV2 ) and overcurrent detection delay time 3 (t IOV3 ) start when the overcurrent detection voltage 1 (V IOV1 ) is detected. As soon as the overcurrent detection voltage 2 (V IOV2 ) or overcurrent detection voltage 3 (V IOV3 ) is detected over the detection delay time for overcurrent 2 (t IOV2 ) or overcurrent 3 (t IOV3 ) after the detection of overcurrent 1 (V IOV1 ), the S-8253A/B turns the discharging control FET off within t IOV2 or t IOV3 of each detection. 8. CTL Pin DOP pin voltage VMP pin voltage V DD V SS V DD V IOV1 V IOV2 V IOV3 V SS Overcurrent detection delay time 2 (t IOV2 ) Figure 10 t D 0 t D t IOV2 The has a control pin for charge / discharge control and shortening the test time. The levels, L, H, and M, of the voltage input to the CTL pin determine the status of the : normal operation, charge / discharge inhibition, or test time shortening. The CTL pin takes precedence over the battery protection circuit. During normal use, short the CTL pin and VSS pin. Table 10 Conditions Set by CTL Pin CTL Pin Potential Status of IC COP Pin DOP Pin Open Charge / discharge inhibited status High-Z V DD High (V CTL V CTLH ) Charge / discharge inhibited status High-Z V DD Middle (V CTLL < V CTL < V CTLH ) Delay time-shortening status *1 ( *2 ) ( *2 ) Low (V CTLL V CTL ) Normal status ( *2 ) ( *2 ) *1. In this status, delay times are shortened in 1 / 60 to 1 / 30 scale. *2. The pin status is controlled by the voltage detection circuit. Caution 1. If the potential of the CTL pin is middle, overcurrent detection voltage 1 (V IOV1 ) does not operate. 2. If you use the middle potential of the CTL pin, contact SII marketing department. 3. Please note unexpected behavior might occur when electrical potential difference between the CTL pin ( L level) and VSS is generated through the external filter (R VSS and C VSS ) as a result of input voltage fluctuations. Time Time Seiko Instruments Inc. 19

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Timing Chart 1. Overcharge Detection and Overdischarge Detection Battery voltage V CUn V CLn V DUn V DLn (n = 1 to 3) DOP pin voltage COP pin voltage VMP pin voltage Charger connection Load connection Status *1 V DD V SS V EB V SS V EB V DD V IOV1 0.8 V V SS V HC V HD High-Z Overcharge detection delay time ( t CU ) High-Z Overdischarge detection delay time ( t DL ) < 1 > < 2 > < 1 > < 4 > < 1 > < 3 > *1. < 1 > : Normal status < 2 > : Overcharge status < 3 > : Overdischarge status < 4 > : Power-down status Remark The charger is assumed to charge with a constant current. V EB indicates the open voltage of the charger. Figure 11 20 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 2. Overcurrent Detection Battery voltage DOP pin voltage COP pin voltage V CUn V CLn V DUn V DLn (n = 1 to 3) V DD V SS V EB V SS V DD V IOV1 V IOV2 VMP pin voltage V IOV3 V SS V HC V HD High-Z Load connection Overcurrent detection delay time 1 ( t IOV1 ) Overcurrent detection delay time 2 ( t IOV2 ) Overcurrent detection delay time 3 ( t IOV3 ) Status *1 < 1 > < 2 > < 1 > < 2 > < 1 > < 2 > < 1 > *1. < 1 > : Normal status < 2 > : Overcurrent status Remark The charger is assumed to charge with a constant current. V EB indicates the open voltage of the charger. Figure 12 High-Z High-Z Seiko Instruments Inc. 21

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Battery Protection IC Connection Example 1. S-8253A Series EB R VMP CTL EB 2. S-8253B Series EB CTL EB R VMP Charging FET R COP Charging FET R COP R CTL R CTL Discharging FET R DOP Discharging FET R DOP 1 DOP 2 COP 3 VMP 4 CTL 1 DOP 2 COP 3 VMP 4 CTL S-8253A Figure 13 S-8253B Figure 14 VDD VC1 VC2 VSS VDD VC1 VC2 VSS 8 7 6 5 8 7 6 5 C VC1 C VC1 C VC2 C VSS C VSS R VC1 R VSS R VC1 R VC2 R VSS 22 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Table 11 Constants for External Components No. Symbol Typ. Range Unit 1 R VC1 1 0.51 to 1 *1 kω 2 R VC2 1 0.51 to 1 *1 kω 3 R DOP 5.1 2 to 10 kω 4 R COP 1 0.1 to 1 MΩ 5 R VMP 5.1 1 to 10 kω 6 R CTL 1 1 to 100 kω 7 R VSS 51 5.1 to 51 *1 Ω 8 C VC1 0.1 0.1 to 0.47 *1 μf 9 C VC2 0.1 0.1 to 0.47 *1 μf 10 C VSS 2.2 1 to 10 *1 μf *1. Please set up a filter constant to be R VSS C VSS 51 μf Ω and to be R VC1 C VC1 = R VC2 C VC2 = R VSS C VSS. Caution 1. The above constants may be changed without notice. 2. It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform through evaluation using the actual application to set the constant. Seiko Instruments Inc. 23

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Precautions 24 In case of designing a circuit by using the CTL pin, as seen in Figure 15, note that discharging may stop during connecting a battery pack and the device. CTL CTLM DOP VMP Remark If you are cautious about this condition, please consider to use the S-8253C/D Series. [Cause] This is because the overcurrent detection voltage 3 (V IOV3 ) is detected due to the rush current which flows into the device while a battery pack is in the delay time-shortening status. [Mechanism] As seen in Figure 15, before a battery pack is connected to the device, the battery pack may be in the charge / discharge inhibited status in which the CTL pin is internally pulled-up. From this status, if connecting the battery pack to the device, the CTL pin will be pulled-down in a time-constant C1 (R1 R PD ) by a pull-down resistor in the device. If the CTL s potential reaches V CTLL <V CTL <V CTLH, the battery pack goes in the delay time-shortening status so that it releases charging and discharging, hence it starts charging a parasitic capacitor in the device. In this case, if the rush current, which makes the to detect the overcurrent detection voltage 3 (V IOV3 ), flows into the device, the overcurrent detection delay time 3 (t IOV3 = 300 μs typ.) will be shortened. So that the battery pack goes in the overcurrent status in several 10 μs. However, the battery pack goes in the normal status by connecting the device to the charger. CTL = H OFF <3> VDD S-8253A/B 200 na DOP COP VMP CTL C1 CTL = L Battery pack R1 Figure 15 Figure 16 Seiko Instruments Inc. EB CTL Discharging EB ON OFF ON tiov3 Rush current Connect battery pack to device Connect charger <4> <2> <1> Device Rush current Pull-down resistor R PD Parasitic capacitor Status <1> : Normal status <2> : Overcurrent status <3> : Charge / discharge inhibit status <4> : Delay time-shortening status (enable to charge / discharge)

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. Batteries can be connected in any order, however, there may be cases when discharging cannot be performed when a battery is connected. In this case, short the VMP pin and VDD pin or connect the battery charger to return to the normal mode. Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. SII claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. Seiko Instruments Inc. 25

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 Characteristics (Typical Data) 1. Current Consumption 1. 1 I OPE vs. V DD 40 (S-8253AAA) 35 30 25 20 15 10 5 0 0 5 10 15 20 V DD [V] IOPE [μa] 1. 2 I OPE vs. Ta 40 (S-8253AAA) 35 30 25 20 15 10 5 0 40 25 0 25 50 75 85 Ta [ C] IOPE [μa] 1. 3 I PDN vs. V DD IPDN [μa] 1. 4 I PDN vs. Ta IPDN [μa] 0.10 (S-8253AAA) 0.09 0.08 0.07 0.06 0.05 0.04 0.03 0.02 0.01 0 0 5 10 15 20 V DD [V] 0.10 (S-8253AAA) 0.09 0.08 0.07 0.06 0.05 0.04 0.03 0.02 0.01 0 40 25 0 25 50 75 85 Ta [ C] IOPE [μa] IOPE [μa] IPDN [μa] IPDN [μa] (S-8253BAA) 40 35 30 25 20 15 10 5 0 0 5 10 15 20 V DD [V] 40 (S-8253BAA) 35 30 25 20 15 10 5 0 40 25 0 25 50 75 85 Ta [ C] 0.10 (S-8253BAA) 0.09 0.08 0.07 0.06 0.05 0.04 0.03 0.02 0.01 0 0 5 10 15 20 V DD [V] 0.10 (S-8253BAA) 0.09 0.08 0.07 0.06 0.05 0.04 0.03 0.02 0.01 0 40 25 0 25 50 75 85 Ta [ C] 26 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 2. Overcharge Detection / Release Voltage, Overdischarge Detection / Release Voltage, Overcurrent Detection Voltage, and Delay Times (S-8253AAA, S-8253BAA) 2. 1 V CU vs. Ta 2. 2 V CL vs. Ta VCU [μa] 4.375 4.370 4.365 4.360 4.355 4.350 4.345 4.340 4.335 4.330 4.325 40 25 0 25 50 7585 Ta [ C] 2. 3 V DU vs. Ta 2. 4 V DL vs. Ta VDU [μa] 2.80 2.78 2.76 2.74 2.72 2.70 2.68 2.66 2.64 2.62 2.60 40 25 0 25 50 75 85 Ta [ C] VCL [μa] VDL [μa] 4.10 4.09 4.08 4.07 4.06 4.05 4.04 4.03 4.02 4.01 4.00 40 25 0 25 50 75 85 Ta [ C] 2.48 2.46 2.44 2.42 2.40 2.38 2.36 2.34 2.32 40 25 0 25 50 75 85 Ta [ C] 2. 5 t CU vs. Ta 2. 6 t DL vs. Ta 1380 173 1320 165 1220 155 145 1120 135 1020 125 920 115 40 25 0 25 50 75 85 40 25 0 25 50 75 85 Ta [ C] Ta [ C] tcu [ms] 2. 7 V IOV1 vs. V DD 2. 8 V IOV1 vs. Ta 0.325 0.325 0.320 0.320 0.315 0.315 0.310 0.310 0.305 0.305 0.300 0.300 0.295 0.295 0.290 0.290 0.285 0.285 0.280 0.280 0.275 0.275 7 8 9 10 11 12 13 40 25 0 25 50 75 85 V DD [V] Ta [ C] VIOV1 [V] tdl [ms] VIOV1 [V] Seiko Instruments Inc. 27

BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK Rev.5.0_00 2. 9 V IOV2 vs. V DD 2. 10 V IOV2 vs. Ta VIOV2 [V] 0.60 0.58 0.56 0.54 0.52 0.50 0.48 0.46 0.44 0.42 0.40 7 8 9 10 11 12 13 V DD [V] 2. 11 V IOV3 vs. V DD 2. 12 V IOV3 vs. Ta VIOV3 [V] 1.5 1.4 1.3 1.2 1.1 1.0 0.9 7 8 9 10 11 12 13 V DD [V] 2. 13 t IOV1 vs. V DD 2. 14 t IOV1 vs. Ta tiov1 [ms] 10.8 10.4 10.0 9.6 9.2 8.8 8.4 8.0 7.6 7.2 7 8 9 10 11 12 13 V DD [V] 2. 15 t IOV2 vs. V DD 2. 16 t IOV2 vs. Ta tiov2 [ms] 5.4 5.2 5.0 4.8 4.6 4.4 4.2 4.0 3.8 3.6 7 8 9 10 11 V DD [V] 12 13 VIOV2 [V] VIOV3 [V] tiov1 [ms] 0.60 0.58 0.56 0.54 0.52 0.50 0.48 0.46 0.44 0.42 0.40 40 25 0 25 50 75 85 Ta [ C] 1.5 1.4 1.3 1.2 1.1 1.0 0.9 40 25 0 25 50 75 85 Ta [ C] 10.8 10.4 10.0 9.6 9.2 8.8 8.4 8.0 7.6 7.2 40 25 0 25 50 75 85 Ta [ C] 5.4 5.2 5.0 4.8 4.6 4.4 4.2 4.0 3.8 3.6 40 25 0 25 50 75 85 Ta [ C] tiov2 [ms] 28 Seiko Instruments Inc.

Rev.5.0_00 BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK 2. 17 t IOV3 vs. V DD 2. 18 t IOV3 vs. Ta tiov3 [ms] 0.38 0.36 0.34 0.32 0.30 0.28 0.26 0.24 0.22 7 8 9 10 V DD [V] 11 12 13 3. COP / DOP Pin (S-8253AAA, S-8253BAA) tiov3 [ms] 0.38 0.36 0.34 0.32 0.30 0.28 0.26 0.24 0.22 40 25 0 25 50 75 85 Ta [ C] 3. 1 I COH vs. V COP 3. 2 I COL vs. V COP 0.10 14 0.08 12 10 0.06 0.04 8 6 4 0.02 2 0 0 0 4 8 12 16 20 24 0 3. 7.0 V COP [V] V COP [V] 10.5 ICOH [μa] 3. 3 I DOH vs. V DOP 3. 4 I DOL vs. V DOP IDOH [ma] 0 14 0.5 1.0 1.5 2.0 2.5 0 12 10 8 6 4 2 0 1.8 3.6 5.4 0 3.5 7.0 10.5 V DOP [V] V DOP [V] ICOL [ma] IDOL [ma] Seiko Instruments Inc. 29

www.sii-ic.com The information described herein is subject to change without notice. Seiko Instruments Inc. is not responsible for any problems caused by circuits or diagrams described herein whose related industrial properties, patents, or other rights belong to third parties. The application circuit examples explain typical applications of the products, and do not guarantee the success of any specific mass-production design. When the products described herein are regulated products subject to the Wassenaar Arrangement or other agreements, they may not be exported without authorization from the appropriate governmental authority. Use of the information described herein for other purposes and/or reproduction or copying without the express permission of Seiko Instruments Inc. is strictly prohibited. The products described herein cannot be used as part of any device or equipment affecting the human body, such as exercise equipment, medical equipment, security systems, gas equipment, or any apparatus installed in airplanes and other vehicles, without prior written permission of Seiko Instruments Inc. The products described herein are not designed to be radiation-proof. Although Seiko Instruments Inc. exerts the greatest possible effort to ensure high quality and reliability, the failure or malfunction of semiconductor products may occur. The user of these products should therefore give thorough consideration to safety design, including redundancy, fire-prevention measures, and malfunction prevention, to prevent any accidents, fires, or community damage that may ensue.

Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: ABLIC: S-8253AAD-T8T1U