EECS130 Integrated Circuit Devices

Similar documents
EECS130 Integrated Circuit Devices

Lecture 27 ANNOUNCEMENTS. Regular office hours will end on Monday 12/10 Special office hours will be posted on the EE105 website

EE 5611 Introduction to Microelectronic Technologies Fall Thursday, September 04, 2014 Lecture 02

Fin-Shaped Field Effect Transistor (FinFET) Min Ku Kim 03/07/2018

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

Lecture 020 ECE4430 Review II (1/5/04) Page 020-1

I E I C since I B is very small

FinFET-based Design for Robust Nanoscale SRAM

3-D Modelling of the Novel Nanoscale Screen-Grid Field Effect Transistor (SGFET)

ADVANCED MATERIALS AND PROCESSES FOR NANOMETER-SCALE FINFETS

Topic 3. CMOS Fabrication Process

In this lecture we will begin a new topic namely the Metal-Oxide-Semiconductor Field Effect Transistor.

2.8 - CMOS TECHNOLOGY

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

Session 3: Solid State Devices. Silicon on Insulator

INTRODUCTION: Basic operating principle of a MOSFET:

Design cycle for MEMS

Integrated diodes. The forward voltage drop only slightly depends on the forward current. ELEKTRONIKOS ĮTAISAI

Enabling Breakthroughs In Technology

Advanced Digital Integrated Circuits. Lecture 2: Scaling Trends. Announcements. No office hour next Monday. Extra office hour Tuesday 2-3pm

Layout of a Inverter. Topic 3. CMOS Fabrication Process. The CMOS Process - photolithography (2) The CMOS Process - photolithography (1) v o.

Alternatives to standard MOSFETs. What problems are we really trying to solve?

+1 (479)

Silicon on Insulator (SOI) Spring 2018 EE 532 Tao Chen

Active Technology for Communication Circuits

Basic Fabrication Steps

45nm Bulk CMOS Within-Die Variations. Courtesy of C. Spanos (UC Berkeley) Lecture 11. Process-induced Variability I: Random

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method

Final Exam Topics. IC Technology Advancement. Microelectronics Technology in the 21 st Century. Intel s 90 nm CMOS Technology. 14 nm CMOS Transistors

Three Terminal Devices

NAME: Last First Signature

420 Intro to VLSI Design

FinFET vs. FD-SOI Key Advantages & Disadvantages

Power FINFET, a Novel Superjunction Power MOSFET

Lecture - 18 Transistors

Chapter 2 : Semiconductor Materials & Devices (II) Feb

MOS Field-Effect Transistors (MOSFETs)

Chapter 3 Basics Semiconductor Devices and Processing

Record I on (0.50 ma/μm at V DD = 0.5 V and I off = 100 na/μm) 25 nm-gate-length ZrO 2 /InAs/InAlAs MOSFETs

Laboratory #5 BJT Basics and MOSFET Basics

Chapter 3: Basics Semiconductor Devices and Processing 2006/9/27 1. Topics

III-V CMOS: Quo Vadis?

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

FinFET Devices and Technologies

VLSI Technology Dr. Nandita Dasgupta Department of Electrical Engineering Indian Institute of Technology, Madras

Power Semiconductor Devices

Field Effect Transistors (npn)

ECSE-6300 IC Fabrication Laboratory Lecture 9 MOSFETs. Lecture Outline

Solid State Device Fundamentals

Solid State Devices- Part- II. Module- IV

VLSI Design. Introduction

Department of Electrical Engineering IIT Madras

BJT Amplifier. Superposition principle (linear amplifier)

EE 330 Lecture 19. Bipolar Devices

Device Technologies. Yau - 1

EDC UNIT IV- Transistor and FET Characteristics EDC Lesson 9- ", Raj Kamal, 1

VLSI Design. Introduction

EE 330 Lecture 7. Design Rules. IC Fabrication Technology Part 1

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

Semiconductor Physics and Devices

UNIT-VI FIELD EFFECT TRANSISTOR. 1. Explain about the Field Effect Transistor and also mention types of FET s.

Scaling of InGaAs MOSFETs into deep-submicron regime (invited)

High-Performance Si Nanowire FET with a Semi Gate-Around Structure Suitable for Integration

FIELD EFFECT TRANSISTOR (FET) 1. JUNCTION FIELD EFFECT TRANSISTOR (JFET)

value of W max for the device. The at band voltage is -0.9 V. Problem 5: An Al-gate n-channel MOS capacitor has a doping of N a = cm ;3. The oxi

Channel Engineering for Submicron N-Channel MOSFET Based on TCAD Simulation

Notes. (Subject Code: 7EC5)

MOSFET short channel effects

COLLECTOR DRAIN BASE GATE EMITTER. Applying a voltage to the Gate connection allows current to flow between the Drain and Source connections.

Fabrication, Corner, Layout, Matching, & etc.

EE4800 CMOS Digital IC Design & Analysis. Lecture 1 Introduction Zhuo Feng

MOS Capacitance and Introduction to MOSFETs

MOSFET & IC Basics - GATE Problems (Part - I)

Module-3: Metal Oxide Semiconductor (MOS) & Emitter coupled logic (ECL) families

Summary. Electronics II Lecture 5(b): Metal-Oxide Si FET MOSFET. A/Lectr. Khalid Shakir Dept. Of Electrical Engineering

CMOS Digital Integrated Circuits Lec 2 Fabrication of MOSFETs

Jack Keil Wolf Lecture. ESE 570: Digital Integrated Circuits and VLSI Fundamentals. Lecture Outline. MOSFET N-Type, P-Type.

High-Speed Scalable Silicon-MoS 2 P-N Heterojunction Photodetectors

PAPER SOLUTION_DECEMBER_2014_VLSI_DESIGN_ETRX_SEM_VII Prepared by Girish Gidaye

Record Extrinsic Transconductance (2.45 ms/μm at V DS = 0.5 V) InAs/In 0.53 Ga 0.47 As Channel MOSFETs Using MOCVD Source-Drain Regrowth

FUNDAMENTALS OF MODERN VLSI DEVICES

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

A perspective on low-power, low-voltage supervisory circuits implemented with SOI technology.

ESE 570: Digital Integrated Circuits and VLSI Fundamentals

CMOS Technology. 1. Why CMOS 2. Qualitative MOSFET model 3. Building a MOSFET 4. CMOS logic gates. Handouts: Lecture Slides. metal ndiff.

Performance investigations of novel dual-material gate (DMG) MOSFET with dielectric pockets (DP)

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

EFFECT OF STRUCTURAL AND DOPING PARAMETER VARIATIONS ON NQS DELAY, INTRINSIC GAIN AND NF IN JUNCTIONLESS FETS

UNIT 3: FIELD EFFECT TRANSISTORS

MOSFET Parasitic Elements

UNIT 3 Transistors JFET

Transistor was first invented by William.B.Shockley, Walter Brattain and John Bardeen of Bell Labratories. In 1961, first IC was introduced.

EE241 - Spring 2013 Advanced Digital Integrated Circuits. Announcements. Sign up for Piazza if you haven t already

Semiconductor Devices

UNIT-1 Bipolar Junction Transistors. Text Book:, Microelectronic Circuits 6 ed., by Sedra and Smith, Oxford Press

FABRICATION OF CMOS INTEGRATED CIRCUITS. Dr. Mohammed M. Farag

ECSE-6300 IC Fabrication Laboratory Lecture 7 MOSFETs. Lecture Outline

Transcription:

EECS130 Integrated Circuit Devices Professor Ali Javey 11/6/2007 MOSFETs Lecture 6 BJTs- Lecture 1 Reading Assignment: Chapter 10

More Scalable Device Structures Vertical Scaling is important. For example, reducing T ox gives the gate excellent control of Si surface potential. But, the drain could still have more control than the gate along another leakage current path that is some distance below the Si surface. (Right figure.) V gs T ox C g V ds S D N+ C g C d C d P-Sub leakage path

Ultra-Thin-Body (UTB) MOSFET MOSFET built on very thin silicon film on an insulator (SiO 2 ). Since the silicon film is very thin, perhaps less than 10nm, no leakage path is very far from the gate. Electron Micrograph of UTB MOSFET Gate Gate N + N + SiO 2 Source SiO 2 Si Drain T Si = 3 nm

New Structure I--Ultra-Thin-Body MOSFET The subthreshold leakage is reduced as the silicon film is made thinner. T ox =1.5nm, N sub =1e15cm -3, V dd =1V, V gs =0

Preparation of Silicon-on-Insulator (SOI) Substrate Initial Silicon wafer A and B Oxidize wafer A to grow SiO2 Implant hydrogen into wafer A Place wafer A, upside down, over wafer B. A low temperature annealing causes the two wafers to fuse together. Apply another annealing step to for H 2 bubbles and split wafer A. Polish the surface and the SOI wafer is ready for use. Wafer A can be reused.

Cross-Section of SOI Circuits Buried Oxide Si Due to the high cost of SOI wafers, only some microprocessors, which command high prices and compete on speed, have embraced this technology. In order to benefit from the UTB concept, Si film thickness must be agreesively reduced to ~ Lg/4

New Struture II--Multi-Gate MOSFET and FinFET The second way of eliminating deep leakage paths is to provide gate control from more than one side of the channel. The Si film is very thin so that no leakage path is far from one of the gates. Because there are more than one gates, the structure may be called multi-gate MOSFET. Gate 1 V g Source Si Drain T Si T ox Gate 2 double-gate MOSFET

FinFET One multi-gate structure, called FinFET, is particularly attractive for its simplicity of fabrication. Called FinFET because its silicon body resembles the back fin of a fish. The channel consists of the two vertical surfaces and the top surface of the fin. Gate Source Drain Question: What is the channel width, W? Answer: The sum of twice the fin height and the width of the fin. Source L g

FinFET Process Flow Si Fin Resist BOX Si 3 N 4 Spacer SOI Substrate Fin Patterning Poly Poly Gate Deposition/Litho NiSi Gate Etch Spacer Formation S/D Implant + RTA Silicidation

Variations of FinFET G S D L g S D G S G D Buried Oxide Tall FinFET T si Short FinFET Nanowire FinFET Tall FinFET has the advantage of providing a large W and therefore large I on while occupying a small footprint. Short FinFET has the advantage of less challenging lithography and etching. Nanowire FinFET gives the gate even more control over the silicon wire by surrounding it.

Tall FinFET with L g =10nm Poly-Si Si Fin NiSi 220Å SiO2 cap Lg=10nm BOX B. Yu et al., IEDM 2002

Nanowire FinFET 5nm Gate Length F. Yang et al., 2004 VLSI Tech Symp. S G D L g = 5 nm S G D

Device Simulation and Process Simulation Device Simulation Commercially available computer simulation tools can solve all the equations presented in this book simultaneously with few or no approximations. Device simulation provides quick feedback about device design before long and expensive fabrication. Process Simulation Inputs to process simulation: lithography mask pattern, implantation dose and energy, temperatures and times for oxidization and annealing steps, etc. The process simulator generates a 2-D or 3-D structures with all the deposited or grown and etched thin films and doped regions. This output may be fed into a device simulator as input together with applied voltages.

Example of Device Simulation--- Density of Inversion Charge in the Cross-Section of a FinFET Body S G D C.-H. Lin et al., 2005 SRC TECHCON Tall FinFET Short FinFET The inversion layer has a significant thickness (T ch ). There are more more subthreshold inversion electrons at the corners.

FinFET Process Example of Process Simulation The small figures only show 1/4 of the complete FinFET- -the quarter farthest from the viewer. Manual, Taurus Process, Synoposys Inc.

Bipolar Junction Transistors (BJTs) Since 1970, the high density and low-power advantage of the MOS technology steadily eroded the BJT s early dominance. BJTs are still preferred in some high-frequency and analog applications because of their high transconductance and high speed.

Schematic representation of pnp and npn BJTs Emitter is heavily doped compared to collector. So, emitter and collector are not interchangeable. The base width is small compared to the minority carrier diffusion length. If the base is much larger, then this will behave like back-to-back diodes.