I. INTRODUCTION. It has two stable states and by applying external input we can. enhance the immunity of a circuit to noise and disturbances.

Similar documents
Designing Of A New Low Voltage CMOS Schmitt Trigger Circuit And Its Applications on Reduce Power Dissipation

Difference between BJTs and FETs. Junction Field Effect Transistors (JFET)

Ultra-low voltage high-speed Schmitt trigger circuit in SOI MOSFET technology

Comparitvie Analysis and Proposed Schmitt Trigger Design using Different CMOS Foundries

Low Power Schmitt Trigger

Multivibrators. Department of Electrical & Electronics Engineering, Amrita School of Engineering

Low Power Design of Schmitt Trigger Based SRAM Cell Using NBTI Technique

Design Of A Comparator For Pipelined A/D Converter

CMOS Schmitt Trigger A Uniquely Versatile Design Component

Low Power Realization of Subthreshold Digital Logic Circuits using Body Bias Technique

NOVEL OSCILLATORS IN SUBTHRESHOLD REGIME

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India

3. COMPARING STRUCTURE OF SINGLE GATE AND DOUBLE GATE MOSFET WITH DESIGN AND CURVE

B.E. SEMESTER III (ELECTRICAL) SUBJECT CODE: X30902 Subject Name: Analog & Digital Electronics

Advances In Natural And Applied Sciences Homepage: October; 12(10): pages 1-7 DOI: /anas

Design & Analysis of Low Power Full Adder

LOW POWER VLSI TECHNIQUES FOR PORTABLE DEVICES Sandeep Singh 1, Neeraj Gupta 2, Rashmi Gupta 2

Analysis of Low Power-High Speed Sense Amplifier in Submicron Technology

Design Analysis and Performance Comparison of Low Power High Gain 2nd Stage Differential Amplifier Along with 1st Stage

GATE SOLVED PAPER - IN

Summer 2015 Examination

DESIGN OF A NOVEL CURRENT MIRROR BASED DIFFERENTIAL AMPLIFIER DESIGN WITH LATCH NETWORK. Thota Keerthi* 1, Ch. Anil Kumar 2

International Journal of ChemTech Research CODEN (USA): IJCRGG ISSN: Vol.7, No.2, pp ,

BICMOS Technology and Fabrication

Read/Write Stability Improvement of 8T Sram Cell Using Schmitt Trigger

CMOS Schmitt Trigger A Uniquely Versatile Design Component

Electronic Circuits EE359A

CMOS Digital Integrated Circuits Analysis and Design

A Survey of the Low Power Design Techniques at the Circuit Level

CHAPTER 1 INTRODUCTION

IMPLEMENTATION OF A LOW-KICKBACK-NOISE LATCHED COMPARATOR FOR HIGH-SPEED ANALOG-TO-DIGITAL DESIGNS IN 0.18

Minimizing the Sub Threshold Leakage for High Performance CMOS Circuits Using Stacked Sleep Technique

Class-AB Low-Voltage CMOS Unity-Gain Buffers

ASTABLE MULTIVIBRATOR

Design of a Capacitor-less Low Dropout Voltage Regulator

Design of High Gain Two stage Op-Amp using 90nm Technology

Near-threshold Computing of Single-rail MOS Current Mode Logic Circuits

MASSACHUSETTS INSTITUTE OF TECHNOLOGY Hands-On Introduction to EE Lab Skills Laboratory No. 2 BJT, Op Amps IAP 2008

55:041 Electronic Circuits The University of Iowa Fall Exam 3. Question 1 Unless stated otherwise, each question below is 1 point.

Analog Electronic Circuits Lab-manual

DESIGNING OF SRAM USING LECTOR TECHNIQUE TO REDUCE LEAKAGE POWER

Design of Low Voltage Low Power CMOS OP-AMP

LMV nsec, 2.7V to 5V Comparator with Rail-to Rail Output

Advanced Operational Amplifiers

12-nm Novel Topologies of LPHP: Low-Power High- Performance 2 4 and 4 16 Mixed-Logic Line Decoders

CMOS Digital Integrated Circuits Lec 11 Sequential CMOS Logic Circuits

Design of High-Speed Op-Amps for Signal Processing

Digital Integrated Circuits - Logic Families (Part II)

R a) Explain the operation of RC high-pass circuit when exponential input is applied.


CHAPTER 6 DIGITAL CIRCUIT DESIGN USING SINGLE ELECTRON TRANSISTOR LOGIC

Low Power High Performance 10T Full Adder for Low Voltage CMOS Technology Using Dual Threshold Voltage

EE 42/100 Lecture 23: CMOS Transistors and Logic Gates. Rev A 4/15/2012 (10:39 AM) Prof. Ali M. Niknejad

Operational Amplifiers

CMOS Instrumentation Amplifier with Offset Cancellation Circuitry for Biomedical Application

A PSEUDO-CLASS-AB TELESCOPIC-CASCODE OPERATIONAL AMPLIFIER

Design Analysis of 1-bit Comparator using 45nm Technology

Comparison of Power Dissipation in inverter using SVL Techniques

Design of Low Power High Speed Fully Dynamic CMOS Latched Comparator

BiCMOS Circuit Design

Energy Efficient Design of Logic Circuits Using Adiabatic Process

AS THE semiconductor process is scaled down, the thickness

ECEN 474/704 Lab 6: Differential Pairs

Implementation of dual stack technique for reducing leakage and dynamic power

UNIT-II LOW POWER VLSI DESIGN APPROACHES

Low Power Design of Successive Approximation Registers

Fig 1: The symbol for a comparator

電子電路. Memory and Advanced Digital Circuits

Leakage Power Reduction for Logic Circuits Using Variable Body Biasing Technique

444 Index. F Fermi potential, 146 FGMOS transistor, 20 23, 57, 83, 84, 98, 205, 208, 213, 215, 216, 241, 242, 251, 280, 311, 318, 332, 354, 407

CHAPTER 5 DESIGN AND ANALYSIS OF COMPLEMENTARY PASS- TRANSISTOR WITH ASYNCHRONOUS ADIABATIC LOGIC CIRCUITS

A Case Study of Nanoscale FPGA Programmable Switches with Low Power

Single-Ended to Differential Converter for Multiple-Stage Single-Ended Ring Oscillators

An Efficient Design of CMOS based Differential LC and VCO for ISM and WI-FI Band of Applications

UNIT-I CIRCUIT CONFIGURATION FOR LINEAR

Low-Voltage Wide Linear Range Tunable Operational Transconductance Amplifier

Performance Analysis of A Driver Cricuit and An Input Amplifier for BCC

Rail to rail CMOS complementary input stage with only one active differential pair at a time

The steeper the phase shift as a function of frequency φ(ω) the more stable the frequency of oscillation

Reduction of Peak Input Currents during Charge Pump Boosting in Monolithically Integrated High-Voltage Generators

AN increasing number of video and communication applications

A Novel Continuous-Time Common-Mode Feedback for Low-Voltage Switched-OPAMP

Performance Analysis of Energy Efficient and Charge Recovery Adiabatic Techniques for Low Power Design

Design of High Performance Arithmetic and Logic Circuits in DSM Technology

LMV nsec, 2.7V to 5V Comparator with Rail-to-Rail Output

Characterization of 6T CMOS SRAM in 65nm and 120nm Technology using Low power Techniques

Preface to Third Edition Deep Submicron Digital IC Design p. 1 Introduction p. 1 Brief History of IC Industry p. 3 Review of Digital Logic Gate

Design of High Gain Low Voltage CMOS Comparator

EEC 216 Lecture #10: Ultra Low Voltage and Subthreshold Circuit Design. Rajeevan Amirtharajah University of California, Davis

Design of Low-Power High-Performance 2-4 and 4-16 Mixed-Logic Line Decoders

DOWNLOAD PDF POWER ELECTRONICS DEVICES DRIVERS AND APPLICATIONS

DESIGN OF OTA-C FILTER FOR BIOMEDICAL APPLICATIONS

A new 6-T multiplexer based full-adder for low power and leakage current optimization

An energy efficient full adder cell for low voltage

Design of Low Power Vlsi Circuits Using Cascode Logic Style

Transistor Digital Circuits

Lecture 16. Complementary metal oxide semiconductor (CMOS) CMOS 1-1

Tuesday, March 22nd, 9:15 11:00

Design and Analysis of Low Power Two Stage CMOS Op- Amp with 50nm Technology

Design of a Sample and Hold Circuit using Rail to Rail Low Voltage Compact Operational Amplifier and bootstrap Switching

Transcription:

Design of CMOS Schmitt Trigger Sonawane sarika Ramesh Dr.S.T. Gandhe Prof. G.M. Phade Prof.P.A.dhulekark It has two stable states and by applying external input we can Abstract Portable electronic devices have extremely low power change existing state of output it is also called as a flip flop. requirement to maximize the battery lifetime. Various device Schmitt trigger is modified version of bistable multivibrator. circuit architectural level techniques have been implemented to A.2 Schmitt trigger minimize the power consumption. Supply voltage scaling has Schmitt triggers are bistable networks that are widely used to significant impact on the overall power dissipation. With the enhance the immunity of a circuit to noise and disturbances. It supply voltage reduction, the dynamic power reduces quadratically while the leakage power reduces linearly (to the is good as a noise rejecter. Schmitt trigger make use of waves, first order). However, as the supply voltage is reduced, the therefore it is widely used for converting analog signals into sensitivity of circuit parameters to process variations increases. digital ones and to reshape sloppy, or distorted rectangular CMOS Schmitt trigger design with given circuit thresholds is pulses. Hysteresis of the trigger eliminates noise making a described. The approach is based on studying the transient from cleaner and more reliable signal. The output of a Schmitt one stable state to another when the trigger is in linear operation. trigger changes state when a positive going input passes the The trigger is subdivided into two sub circuits, each of them is upper trigger point (UTP) voltage and when negative going considered as a passive load for the other. This allows the input passes the lower trigger point (LTP)voltage. The relations governing the deviations of the circuit thresholds from conventional Schmitt trigger has fixed hysteresis width. their given values to be obtained. The trigger device sizes are thus determined by the threshold tolerances. Two new Schmitt trigger The Schmitt trigger circuit is widely used in analog and digital designs were presented. As opposed to the traditional circuit as wave shaping circuit to solve the noise problem. implementation scheme, the new design approach used two Beside that this circuit is widely design in various styles in separate inverters for each positive feedback paths. This order to drive the load with fast switching low power modification resulted in near independent trip point control by dissipation and low-supply voltage. Conventional Schmitt varying the sizing of the respective feedback inverter in the first Trigger is shown in Figure 1 where the switching thresholds proposed design. In the second proposed design, the feedback are dependent on the ratio of NMOS and PMOS. However this inverters where modified to include two inputs, one from the circuit will exhibit racing phenomena after the transition starts. internal node of the Schmitt trigger and the other being the Therefore in this paper we proposed CMOS Schmitt Trigger output node, which resulted in independent control of the trip points by the sizing of the respective two input inverters. circuit which is capable to operate in low voltages (0.8V- Simulations for these structures showed wide trip point control by 1.5V), less propagation delay and stable hysteresis width. varying feedback inverters sizing, specifically by the latter modification utilizing two input inverter scheme. The proposed structures also have added advantage of reduced kick back noise. These structures can also have current sourcing and/or sinking voltage controlled transistors at the output of the input inverter, which can shift the hysteresis window without changing its width. Splitting of the inverters for separate feedback paths along with the use of two input inverters are not limited to the present architecture, but can be used in other Schmitt trigger designs making them more favorable to different applications. Index Terms BJT-bipolar junction transistor,cmos complementary metal oxide semiconductor, LTP-lower trigger point,utp upper trigger point. I. INTRODUCTION This paper explores introduction of Schmitt trigger and it s application. This chapter also explain motivation and objectivbehind study of Schmitt trigger. A Multivibrator It is an electronic ckt. which having no, one or two stable states of operation and as per number of stable state it is classified into there types 1.Astable multivibrator 2.Monostable multivibrator 3.Bistable multivibrator A.1 Bistable multivibrator 160 Fig..1 CMOS Schmitt trigger design B Motivation Schmitt triggers is electronic comparators that are widely used to enhance the immunity of circuits to noise and disturbances and are inherent components of various emerging applications. The main difference between Schmitt triggers and comparators lies in the DC transfer characteristics. The comparator shows only one switching threshold, while Schmitt trigger shows different switching thresholds for positive-going and negative- is called hysteresis. If going input signals. This characteristic the noise magnitude of the input signal is less than the switching threshold difference, Schmitt trigger will not respond, thus making Schmitt trigger immune to the undesired

noise. The Schmitt trigger is a circuit that converts a varying voltage into a stable logical signal (one or zero). The DC transfer characteristic needs hysteresis to reducee the sensitivity to noise and disturbances. The hysteresis in a Schmitt trigger offers better noise margin and noise stable operation. With proliferation of portable devices, low power circuits are extremely desirable. C Objective and scope of study In this paper the scope of the CMOS Schmitt trigger design because of following reasons MOSFETS consume less power in the driver circuit. MOSFETS have greater bandwidth MOSFETS are thermally more stable. MOSFETS are considerably faster than BJT s. II LITERATURE SURVEY This section explores previous work done in Schmitt trigger circuit. It also focuses on development in this field. It explain that the design is both old & new from experiment done on this logic. A Work done in CMOS Schmitt trigger Low voltage adjustable CMOS Schmitt trigger using dynamic threshold MOS (DTMOS). Cross-coupled inverter with body control is employed to speed up the switching process, and control the intensity of the feedback. The proposed Schmitt trigger has been designed using 0.18 µm 0.4 V CMOS technology and analyzed using PSPICE with BSIM3V3 device models. The simulation results show rail-to-raill operation and independently adjustable switching voltages for both low-tohigh as 15% of high (VT(LH)) and high-to-low (VT(HL)) as the supply voltage. The power dissipation is 0.13 µw. CMOS Schmitt trigger design with given circuit thresholds is described. The approach is based on studying the transient from one stable state to another when the trigger is in linear operation. The triggers subdivided into two sub circuits; each of them is considered as a passive load for the other. This allows the relations governing the deviations of the circuit thresholds from their given values to be obtained. The trigger device sizes are thus determined by the threshold tolerances. Publish in January 1994 IEEE(2) width is improved by using two feedback loops as compared to conventional CMOS Schmitt trigger whose hysteresis width is fixed. All Schmitt trigger circuits have been realized using.25um and.18µm CMOS technology and simulation results are presented in July 2012 IJEIT (3) Effect of W/L Ratio of Various Transistors on Hysteresis Curve. A) Typical Case, B) When W/L of M4 Increases, C) When W/L of M1 Increase, D) When W/L of M3 Increase, E) When W/L of M6 Increase Fig.3 Effect of W/L Ratio of Various Transistors on Hysteresis Curve Transistors on Hysteresis Curve Sub-threshold operation holds promise for ultra low energy operation in emerging applications. Sub threshold operation is attractive for mid to high performance applications where power has become a limiting constraint. This paper proposes a low power Schmitt-Trigger using CMOS standard cell logic. Experimental results reveal that proposed design has reduced power consumption and has temperature sustainability. The paper also presents the application of Schmitt Trigger in SRAM. The simulation work has been done on Tanner EDA tool at 45nm technology presented by RTCCE 2013(4) Schmitt triggers are commonly used in communication and signal processing techniques to solve noise problem. A low voltage Schmitt trigger circuit with tunable hysteresis is proposed in this paper. For obtaining hysteresis under low voltage, a cross-coupled static inverter pair is used. By adjusting the symmetrical load operation, the hysteresis of the Schmitt trigger is varied. The cross-coupled inverter pair regenerative operation is controlled by it. Designed in 0.18 µm CMOS process technology, the simulation results show that the proposed Schmitt trigger circuit s triggering voltage can be adjusted approximately 0.5 V to 1.2 V. The proposed design is suitable to be implemented in buffers, sub-threshold SRAMs, retinal focal plane sensors, wireless transponders and pulse width modulation circuits. publish in 2013, ISSN (5) Fig.2.CMOS Schmitt trigger and its transfer characteristic N- and P-sub circuit characteristics. Comparison among various Schmitt triggers on the basis of their hysteresis width and average power consumed. Hysteresis 161

III Working Of Cmos Schmitt Trigger In this section, design of Schmitt trigger which covers transient as well as dc analysis. Effect of W/L on hysteresis curve will also be discussed. The Schmitt circuit is a general inverter circuitry (double transistor inverter) with two extra transistors for providing the hysteresis. consumption. As CMOS technology continues to scale towards the nanometer regime, millions of transistors are densely packed to increase the system functionality. Such advancements of dense packaging and shrinking device sizes led to the advent of further challenges in power density, leakage power, parametric yield, and process parameter variations. Furthermore, performancee degradation of circuits due to leakage, poor noise margins, dense packaging results. B Mathematical Expression for CMOS Schmitt trigger: VlL= β4/β6(vdd-vth4)1 β4/ β6 VIH=[VDD+ β1/ β3vth1]/1+ β1/ β3 Fig. 4 working of CMOS Schmitt trigger The double transistor inverter is used because the transistors (M2 and M5) have some higher threshold voltage than M1 and M4 due to body bias effect and due to which the output switches to high from low or low from high when after the ON condition of M2 or M4 respectively. Now after addition of two more transistors M6 and M3 the circuit is capable to provide hysteresis. When zero input voltage is applied at the input, both M1 andm2 are in OFF condition while M4 and M5 are in ON condition and output is at high logic level. When the input reaches to threshold voltage of M1 transistor then M1 will be on, while M2 remains OFF and at this time output will be high M3 will be on, so M1 Try to pull down the node between M1 and M2 while M3 try to pulls up this node to voltage VDD-VT, so transistor M2 stays the output to HIGH logic level, now when the input rises up to the threshold voltage of M2 then output switches to low logic level, so effectively our switching point shifted to higher voltage referred as VIH. Similar in case when input is falling from higher logic level then PMOS s comes into picture and switching point at output is shifted to some lower voltage referred as VIH. The difference between the VIH and VIL is referred as HYSTERISIS voltage. This refers to an extra amount of voltage added to low logic levell at output or subtracted to high logic level at output, the output logic level s will remain same. Similar in case when input is falling from higher logic level then PMOS s comes into picture and switching point at output is shifted to some lower voltage referred as VIH. The difference between the VIH and VIL is referred as HYSTERISIS voltage. This refers to an extra amount of voltage added to low logic levell at output or subtracted to high logic level at output, the output logic level s will remain same. If we examine the conditions from transistors (M1, M2, M3).When output switches from high to low just before that: M2 in off condition.m1 and M3 in saturation condition. IV PROPOSED SYSTEM A Traditionally, the goal of CMOS circuit designers has been to obtain the best trade-off between delay and power 162 C Hysteresis width: increasing of load capacitance will increase the hysteresis width (in small amount) for all three designs. Thus, the three designs are said to be stable at variation of load capacitance. H=VTH - VTL At VDD = 0.8V, While at VDD > 0.8VAll the designs give a few mv hysteresiss width, thus it is neither too wide nor too small for a Schmitt Trigger. D Energy-delay product The Energy-Delay Product (EDP) is measured using equation and theoretically EDP is directly proportional to Power-Delay Product (PDP) and propagation delay. EDP = CLV2DD t P = PDP t P EDP also increases. The Proposed circuit give less EDP as low voltages (<1.2V) and low load capacitance (<0.015pF) due to less delay as discussed in section A. While at higher voltages (>1.0V) and high load capacitance (>0.010pF), the 1st Design gives the less EDP. As for the 2nd Design, it gives the highest EDP and thus is not preferably in a Schmitt Trigger. V EXPERIMENTAL RESULTS A SIMULATION RESULTS The designs of CMOS Schmitt trigger is simulated with CMOS 65nmrule&CMOS 90nmrule foundry using Micro wind software. The layout design in microwind as shown in fig.5 and fig.8 for 90nm and 65nm technology as shown in below. In this ckt. The Vdd supply of 12v is required. Sinusoidal waveform input is applied. The size of PMOS is twice of size of NMOS. By following design rule the ckt. Of schmitt trigger is design. Different output of Schmitt trigger as shown in fig 6,7,8 9 for 90nm. And for 65nm shown in fig.10,11etc. Fig.5 Schmitt trigger design in Microwind for 90nm

IETE 46th Mid Term Symposium Impact of Technology on Skill Development MTSMTS 2015 2277 Fig.9 Schmitt trigger design in Microwind for 65nm Fig. 6 I/o waveform of Schmitt trigger in Microwind for 90nm Fig. 10 I/o waveform of Schmitt trigger in Microwind for 65nm Fig. 7 I/O characteristics of Schmitt trigger in Microwind for 90nm Fig. 11 I/O characteristics of Schmitt trigger in Microwind for 65nm VI. ADVANTAGES AND APPLICATIONS A advantages The CMOS Schmitt trigger has the following advantages Fig.8 eye diagram of Schmitt trigger in Microwind 90nm for 163 Indexed by- ProQuest, DOAJ and many International Bodies Bodies. High impedance input (1012typical) Balanced input and output characteristics Thresholds are typically symmetrical to 11 2 VCC Outputs source and sink equal currents Outputs drive to supply rails Positive and negative-going going thresholds show low variation with respect to temperature Wide supply range (3V 15V), 15V), split supplies possible

Low power consumption, even during transitions High noise immunity, 0.70 VCC typical B Applications of the CMOS Schmitt trigger: Most of the following applications use a CMOS Schmitt characteristic to either simplify design or increase performance. Some of the applications could not be done at all with another logic family. 1.The circuit in Figure 12 is the familiar sine to square wave converter. Because of input symmetry the Schmitt trigger is easily biased to achieve a 50% duty cycle. The high input impedance simplifies the selection of the biasing resistors and coupling capacitor. Since CMOS has a wide supply range the Schmitt trigger could be powered from split supplies. This biases the mean threshold value around zero an coupling from an opamp output possible. Fig. 12 sine to square wave converter In Figure 13 we see a frequency to voltage converter that accepts many waveforms with no change in output voltage. Although the energy in the waveforms are quite different, it is only the frequency that determines the output voltage. Since the output of the CMOS Schmitt pulls completely to the supply rails, a constant voltage swing across capacitor C1 causes a current to flow through the capacitor, dependent only on frequency. On positive output swings, the current is dumped to ground through D1. On negative output swings, current is pulled from the inverting op amp node through D2 and transformed into an average voltage by R2 and C2.Since the CMOS Schmitt pulls completely to the supply rails the voltage change across the capacitor is just the supply voltage. Schmitt triggers are often used to generate fast transitions when a slowly varying function exceeds a predeterminedd level transitions(which are incorrectly considered and specified as thresholds). The voltage-current characteristics of the trigger sub circuits allow one to specify the conditions to make the trigger transfer characteristic more rectangular. The analysis is valid if the fabrication technology allows using the square-law characteristics of MOS devices. REFERENCES [1]IEEE transactions on circuits and systems-1:fundamental theory and applications, vol. 41. no. 1, january 1994 [ 2] Dejhan, K., Tooprakai, P., Rerkmaneewan, T. Soonyeekan, C., A High-speed direct bootstrapped CMOS Schmitt trigger circuit, Semiconductor Electronics, 2004. ICSE 2004. IEEE International Conference, 7-9 December 2004. [3] Filanovsky, I. M., Baltes, H... (1994). CMOS Schmitt Trigger Design. IEEE Transactions Circuits System, Vol. 41, No.1; [4] R. Sapawi, R.L.S Chee, S.K Sahari, S. Suhaili, Simulation of CMOS Schmitt Trigger, Asia-Pacific Conference on Applied Electronicmagnetics, 4-6 December 2007, Melaka. [5] Rabaey J. M., A. Chandrakasan, BorivojeNikolic, (2003). Digital Integrated Circuits: A Design Perspective. 2nd Edition. New Jersey: Pearson Education. [6] Wang C. S., Yuan S. Y., Kuo S. Y.... (1997). Full Swing BiCMOS Schmitt Trigger. IEEE Proc.-Circuits Devices System, Vol.144, [7] ISSN: 2277-3754 ISO 9001:2008 Certified International Journal of Engineering and Innovative Technology (IJEIT) Volume 2, Issue 1, July 2012 [8] Proc. of the Intl. Conf. on Recent Trends In Computing and Communication Engineering -- RTCCE 2013 Fig.13. CMOS Schmitt Trigger Ignores Noise CONCLUSION The design of a CMOS Schmitt trigger can be completed if the detailed circuit operation near the transition points is analyzed. This analysis gives true thresholds and allows one to evaluate the difference between the thresholds and the initial points of 164