A Modified Single Phase Inverter Topology with Active Common Mode Voltage Cancellation

Similar documents
COMMON mode current due to modulation in power

SIMULATION of EMC PERFORMANCE of GRID CONNECTED PV INVERTERS

A Double ZVS-PWM Active-Clamping Forward Converter: Analysis, Design, and Experimentation

Mitigation of Common mode Noise for PFC Boost Converter by Balancing Technique

CHAPTER 2 A SERIES PARALLEL RESONANT CONVERTER WITH OPEN LOOP CONTROL

A Novel Control Method for Input Output Harmonic Elimination of the PWM Boost Type Rectifier Under Unbalanced Operating Conditions

PERFORMANCE AND ANALYSIS OF DIFFERENTIAL MODE NOISE SEPERATION FOR POWER SUPPLIES

Modeling of Conduction EMI Noise and Technology for Noise Reduction

Parallel Resonance Effect on Conducted Cm Current in Ac/Dc Power Supply

CHAPTER 2 EQUIVALENT CIRCUIT MODELING OF CONDUCTED EMI BASED ON NOISE SOURCES AND IMPEDANCES

A Single Phase Single Stage AC/DC Converter with High Input Power Factor and Tight Output Voltage Regulation

Comparison Between two Single-Switch Isolated Flyback and Forward High-Quality Rectifiers for Low Power Applications

A Novel Single-Stage Push Pull Electronic Ballast With High Input Power Factor

An Application of Soft Switching for Efficiency Improvement in ZVT-PWM Converters

THE converter usually employed for single-phase power

COMPARISON OF POWER QUALITY SOLUTIONS USING ACTIVE AND PASSIVE RECTIFICATION FOR MORE ELECTRIC AIRCRAFT

About the High-Frequency Interferences produced in Systems including PWM and AC Motors

Application Note AN- 1094

ZVT Buck Converter with Synchronous Rectifier

Simulation of a novel ZVT technique based boost PFC converter with EMI filter

A Power Electronic Transformer (PET) fed Nine-level H-Bridge Inverter for Large Induction Motor Drives

HIGH RELIABILITY AND EFFICIENCY OF GRID-CONNECTED PHOTOVOLTAIC SYSTEMS USING SINGLE-PHASETRANSFORMERLESS INVERTER. Abstract

ZERO VOLTAGE TRANSITION SYNCHRONOUS RECTIFIER BUCK CONVERTER

CHAPTER 4 MODIFIED H- BRIDGE MULTILEVEL INVERTER USING MPD-SPWM TECHNIQUE

Design of EMI Filters for DC-DC converter

A Modular Single-Phase Power-Factor-Correction Scheme With a Harmonic Filtering Function

Generating Isolated Outputs in a Multilevel Modular Capacitor Clamped DC-DC Converter (MMCCC) for Hybrid Electric and Fuel Cell Vehicles

A THREE-PHASE HIGH POWER FACTOR TWO-SWITCH BUCK- TYPE CONVERTER

BOOST PFC WITH 100 HZ SWITCHING FREQUENCY PROVIDING OUTPUT VOLTAGE STABILIZATION AND COMPLIANCE WITH EMC STANDARDS

MODELLING AND SIMULATION OF DIODE CLAMP MULTILEVEL INVERTER FED THREE PHASE INDUCTION MOTOR FOR CMV ANALYSIS USING FILTER

EMI Filters Demystified. By William R. Bill Limburg February 21, 2018 Phoenix Chapter, IEEE EMC Society

A New Soft Recovery PWM Quasi-Resonant Converter With a Folding Snubber Network

CHAPTER 1 INTRODUCTION

Single Phase Bridgeless SEPIC Converter with High Power Factor

Minimizing Input Filter Requirements In Military Power Supply Designs

Harmonic Reduction in Induction Motor: Multilevel Inverter

Hybrid Multilevel Power Conversion System: a competitive solution for high power applications

Bearing Currents and Shaft Voltages of an Induction Motor Under Hard and Soft Switching Inverter Excitation

A New Interleaved Three-Phase Single-Stage PFC AC-DC Converter with Flying Capacitor

K.Vijaya Bhaskar. Dept of EEE, SVPCET. AP , India. S.P.Narasimha Prasad. Dept of EEE, SVPCET. AP , India.

External Drive Hardware

Research Paper ELECTROMAGNETIC INTERFERENCE REDUCTION IN CUK CONVERTER USING MODIFIED PWM TECHNIQUES

Conducted EMI Issues in a 600-W Single-Phase Boost PFC Design

Application of Random PWM Technique for Reducing EMI

EMI Filter Design of a Three-Phase Buck-Type PWM Rectifier for Aircraft Applications.

Flexible dv=dt and di=dt Control Method for Insulated Gate Power Switches

IT HAS LONG been recognized that bearing damage can be

Voltage Fed DC-DC Converters with Voltage Doubler

Hardware Implementation of SPWM Based Diode Clamped Multilevel Invertr

LARGE ac-drive applications have resulted in various

CHAPTER 2 LITERATURE REVIEW

LISN UP Application Note

Simulation of Three Phase Cascaded H Bridge Inverter for Power Conditioning Using Solar Photovoltaic System

Hybrid PWM switching scheme for a three level neutral point clamped inverter

Novel Soft-Switching DC DC Converter with Full ZVS-Range and Reduced Filter Requirement Part I: Regulated-Output Applications

Output Filtering & Electromagnetic Noise Reduction

Harmonic Filtering in Variable Speed Drives

Comparison and Simulation of Full Bridge and LCL-T Buck DC-DC Converter Systems

High Performance ZVS Buck Regulator Removes Barriers To Increased Power Throughput In Wide Input Range Point-Of-Load Applications

CHAPTER 3 DC-DC CONVERTER TOPOLOGIES

The High Power IGBT Current Source Inverter

New Conceptual High Efficiency Sinewave PV Power Conditioner with Partially-Tracked Dual Mode Step-up DC-DC Converter

New Unidirectional Hybrid Delta-Switch Rectifier

OUTLINE. Introduction. Introduction. Conducted Electromagnetic Interference in Smart Grids. Introduction. Introduction

EMI Noise Prediction for Electronic Ballasts

Internal Model of X2Y Chip Technology

PULSEWIDTH modulation (PWM) has been widely used

SINGLE STAGE LOW FREQUENCY ELECTRONIC BALLAST FOR HID LAMPS

Bridgeless Buck Converter with Average Current Mode control for Power Factor Correction and Wide Input Voltage variation

A Novel Measurement System for the Common-Mode- and Differential-Mode-Conducted Electromagnetic Interference

A Novel Variable-Frequency Three-Phase Induction Motor Drive System Using Only Three Controlled Switches

Modeling and Analysis of Flyback Switching Power Converter using FPGA

ENERGY CABLE MODELING UNDER POWER ELECTRONIC CONVERTER CONSTRAINTS

Three Phase PFC and Harmonic Mitigation Using Buck Boost Converter Topology

Three phase six-switch PWM buck rectifier with power factor improvement

Mr. DILIP J. Final Year Mtech Student Dept of EEE The Oxford College of Engineering, Bangalore

Chapter 1 Introduction

Efficiency Improvement of High Frequency Inverter for Wireless Power Transfer System Using a Series Reactive Power Compensator

Resonant Inverter. Fig. 1. Different architecture of pv inverters.

Simulation & Implementation Of Three Phase Induction Motor On Single Phase By Using PWM Techniques

Efficiency Optimized, EMI-Reduced Solar Inverter Power Stage

AN IMPROVED MODULATION STRATEGY FOR A HYBRID MULTILEVEL INVERTER

Conducted EMI Simulation of Switched Mode Power Supply

ANALYSIS, DESIGN AND EVALUATION OF A FLOATING CAPACITOR SOFT SWITCHING HIGH POWER SINGLE PHASE BOOST RECTIFIER

Single-Phase Controlled Rectifier Using Single-Phase Matrix Converter

Topologies for Optimizing Efficiency, EMC and Time to Market

A Critical-Conduction-Mode Bridgeless Interleaved Boost Power Factor Correction

Novel Zero-Current-Switching (ZCS) PWM Switch Cell Minimizing Additional Conduction Loss

PCB layout guidelines. From the IGBT team at IR September 2012

Application Note. Motor Bearing Current Phenomenon. Rev: Doc#: AN.AFD.17 Yaskawa Electric America, Inc August 7, /9

AN IMPROVED ZERO-VOLTAGE-TRANSITION INTERLEAVED BOOST CONVERTER WITH HIGH POWER FACTOR

High Efficiency and High Current Inductor Design for 20 khz Parallel Resonant AC Link

About Measurement Uncertainty of Conducted Emissions Generated by a Variable Speed Drive

High Frequency Soft Switching Of PWM Boost Converter Using Auxiliary Resonant Circuit

Common Mode Voltage Reduction in a Three Level Neutral Point Clamped Inverter Using Modified SVPWM

STATCOM with FLC and Pi Controller for a Three-Phase SEIG Feeding Single-Phase Loads

Heat sink. Insulator. µp Package. Heatsink is shown with parasitic coupling.

A Series-Connected Multilevel Inverter Topology for Squirrel-Cage Induction Motor Drive

CHAPTER-III MODELING AND IMPLEMENTATION OF PMBLDC MOTOR DRIVE

Trade-off between EMI Separator and RF Current Probe for Conducted EMI Testing

Transcription:

A Modified Single Phase Inverter Topology with Active Common Mode Voltage Cancellation A. Rao *, T.A. Lipo University of Wisconsin Madison 1415, Engineering Drive Madison, WI 53706, USA * Email: arao@cae.wisc.edu Abstract - This paper addresses the problem of common mode EMI reduction in single phase PWM inverters by means of active cancellation. A topological modification which balances the switching pattern of the inverter is made. Common mode voltage, which results chiefly from unbalanced switching is thus significantly attenuated. This attenuation translates into a substantial reduction in the size and cost of passive filtering components needed to comply with conducted EMI standards. The principles of operation and performance of the proposed topology are discussed in this paper. I. INTRODUCTION A.L. Julian United Technologies Research Center 411 Silver Lane MS 58 East Hartford, CT 06108, USA Email: julianal@utrc.utc.com Switching frequencies of power electronic converters have been on the rise in recent years due to advances in power semiconductor technology. This has led to significant increases in their levels of EMI. A large number of the techniques for conducted EMI reduction rely on the use of passive filtering. The use of these filters, unfortunately, is associated with a significant size, cost and weight penalty. The application of active EMI filtering techniques, however, can significantly reduce their size and cost. This fact, coupled with the steadily falling prices of power semiconductor devices is making their use both attractive and feasible. In the recent past, active techniques have been applied with considerable success to various power converter topologies [1-4]. The primary objective of active cancellation techniques is to balance the switching pattern of the converter under consideration, thereby attenuating the common mode voltage applied to the load. This is achieved in practice by means of topological modifications and/or alterations in modulation strategy. Active cancellation, therefore, aims to mitigate EMI at its source rather than suppress it by conventional (passive) means [5-7]. Since the mechanism by which common mode EMI is generated by power electronic converters varies with topology and modulation strategy, it follows that no single topological modification can be prescribed as a solution that encompasses all switching power converters. A fairly detailed analysis of the operation of a given power converter topology must therefore be carried out in order to arrive at a practical and cost effective solution. This work addresses the problem of conducted EMI in single phase PWM inverters. A topological modification for common mode voltage cancellation is proposed. Two additional switching devices (configured to form a single bidirectional device) augment the conventional topology. These devices and a carefully considered commutation strategy significantly attenuate common mode voltage applied to the load without affecting the differential mode performance of the inverter in any way. The remarkable improvement in EMC performance of a laboratory prototype inverter incorporating the modified topology establishes the efficacy of this technique. The cost benefit (in the form of a cheaper EMI filter) resulting from the superior common mode performance of the proposed topology must be weighed against the cost of the additional switching devices in order to establish its relative economic merit. However, as the cost of solid state devices continues to diminish this active cancellation approach becomes increasingly attractive. II. OPERATION OF MODIFIED SINGLE PHASE INVERTER A schematic diagram of the proposed single phase topology driving a passive load is presented in Fig. 1 below. It is seen that it differs from the conventional topology on account of switches S5 and S6, which together form a bidirectional device. The load is coupled to ground through a parasitic capacitance which causes undesirable common mode emissions due to the high frequency excitation impressed upon it by the inverter [8]. It is the goal of the proposed topology to significantly attenuate these emissions. Fig. 1. Schematic diagram of modified single phase topology.

A. Common Mode Voltage The common mode voltage applied to the load at any instant by a single phase inverter with pole voltages V 1 and V 2 is given by [9,10]: V cm = V 1 + V 2 (1) 2 From (1) it is clear that a common mode voltage would be applied to the load if and only if switches S1,S3 or S2,S4 are turned on (see Fig. 1). It follows therefore that in the absence of switches S5,S6, i.e. in the case of the conventional topology, a common mode voltage is applied to the load during freewheeling or "zero" states alone. In the case of the proposed topology, however, the zero state is implemented by turning on the freewheeling device pair (S5,S6). Thus, provided that devices S1 through S4 share voltage equally in the off state, the common mode voltage applied to the load by the proposed topology is identically zero. It is apparent from the above discussion that the proposed topology allows exactly three inverter switching states. Two of these states (namely S1,S4 ON and S2,S3 ON) are "active" while the third (S5,S6 ON) is a "zero" state. These states are identical in terms of their (differential mode) effect on the load to the four switching states of the conventional topology. The differential mode characteristics of the proposed topology are therefore virtually identical to those of the conventional topology [11]. B. Commutation Strategy The differential mode performance of the proposed topology is dependant to a large extent upon the manner in which current is commutated into and out of the freewheeling device pair S5,S6. Clearly, shoot through and destruction of switching devices can result if the freewheeling device pair is turned on simultaneously with an active device pair (S1,S4 or S2,S3). A suitable commutation strategy must therefore be devised to allow a safe transition to and from active switching states. One possible strategy is to turn off the active device pair, wait for a suitable blanking time and subsequently turn on the freewheeling device pair. This strategy, although robust, has a serious drawback. Consider the operation of the inverter during the positive half cycle of the fundamental output voltage. With the output voltage being defined as V 1 - V 2 (see Fig. 1), the active device pair is S1,S4. For practical loads the output current will not flow through the freewheeling diodes of the device pair for much of the half cycle. When these devices are turned off to initiate commutation to the zero state, the load current will continue to flow through switches S2 and S4 until the freewheeling device pair S5,S6 is turned on. For the blanking time interval therefore, the load voltage polarity will reverse. This phenomenon, which will be observed even during the negative half cycle, constitutes a loss of volt seconds and can inject significant low order harmonics into the load current. It can also be regarded as a source of differential mode emissions. The performance degradation caused by this commutation strategy is entirely unacceptable. The problems posed by the above commutation strategy can be largely obviated by employing a (fundamental output voltage) polarity sensitive technique. It is apparent upon some reflection that the switch S6 may be safely turned on throughout the positive half cycle of the fundamental output voltage (defined as V 1 - V 2 ), leaving S5 to perform the voltage blocking function (see Fig. 1). Transitions to the zero state are therefore accomplished by turning off devices S1 and S4, allowing the blanking time interval to elapse, and then turning on switch S5. Transitions from the zero state may be carried out in the reverse order. Further, during the negative half cycle, the roles of switches S5 and S6 may be reversed. It is clear that this commutation technique eliminates voltage polarity reversal and makes the differential mode performance of the modified topology virtually identical to that of the conventional topology. The conclusions drawn above were substantiated by laboratory testing of the prototype inverter. C. Device Voltage and Current Ratings An analysis of the ratings of the switching devices used to realize the modified topology is of considerable importance both from the technical and economic standpoints. By inspection, the peak voltage ratings of each of the switching devices S1 through S6 must be identical. It is also apparent that these ratings must be identical to those of an equally rated inverter incorporating the conventional topology. The r.m.s. and average currents carried by each of the switching devices were analytically calculated (it was assumed that the switching frequency is far greater than the fundamental output frequency). These ratings are compared with those of an equally rated conventional inverter in Table I, at a modulation index and load power factor approaching unity. The load current is assumed to be sinusoidal with a peak value I m. TABLE I DEVICE CURRENT RATINGS AT MOD. INDEX 1, P.F. 1 Device Conventional Topology Proposed Topology Peak RMS Avg. Peak RMS Avg. S1 I m 0.5 I m 0.31 I m I m 0.46 I m 0.25 I m S2 I m 0.5 I m 0.31 I m I m 0.46 I m 0.25 I m S3 I m 0.5 I m 0.31 I m I m 0.46 I m 0.25 I m S4 I m 0.5 I m 0.31 I m I m 0.46 I m 0.25 I m S5 N/A I m 0.27 I m 0.13 I m S6 I m 0.27 I m 0.13 I m

Table I shows that the peak current ratings of the freewheeling switches (S5,S6) of the proposed topology are equal to those of all other inverter switches. However, their r.m.s. and average current ratings are far lower than those of the main switches. Depending upon the type of devices chosen to implement the inverter, this could result in the choice of lower rated and consequently relatively inexpensive devices to implement them. It is interesting to note that the aggregate r.m.s. and average current ratings of the inverter switches for both topologies are identically equal for a given load current. This is true irrespective of operating point. It merely reflects the fact that exactly two switching devices carry the load current at any given time, irrespective of topology. The change of topology, therefore, merely redistributes the current among the inverter switches. The aggregate peak current rating of the proposed topology, however, is 1.5 times that of the conventional topology due to the two additional switching devices. Such a configuration, although not a preferred embodiment, was found to be satisfactory in the case of the laboratory prototype due to the rating of the switching devices used and the relatively small value of capacitance. A conventional discharge current limiting topology could have been employed just as easily. The choice of snubber topology, however, has virtually no bearing on the operation of the inverter. B. Inverter Operation Experimental load voltage and current waveforms for the conventional and proposed topologies are presented in Fig. 3 and Fig. 4 respectively. It is apparent from the figures that the differential mode performance of the two topologies is virtually indistinguishable. III. EXPERIMENTAL RESULTS A prototype inverter incorporating the conventional and proposed single phase inverter topologies was designed, developed and tested. The two topologies were compared under identical conditions so as to precisely determine their relative merits. The inverter was rated at 1.25 kw, with a DC bus voltage of 150 V. The PWM frequency was chosen to be 21.0 khz. The modulation strategy for the conventional topology was unipolar sinusoidal PWM with equal device loading. The modified topology was modulated as discussed in the preceding section. A. Device Voltage Sharing It is clear that the effectiveness of the proposed topology in attenuating common mode emissions is dependant to a large extent upon the off state voltage sharing of devices S1 through S4. It has been found that this is unsatisfactory for practical switching devices. As a result, snubber capacitances need to be added across each of the devices S1 through S4. The magnitudes of these capacitances need only be large enough to swamp out device capacitance inequalities. Snubber capacitances also serve to equalize switching dv/dt's. A value of 10 nf was found to be quite satisfactory for the laboratory prototype. The snubber capacitances were directly connected across the switching devices as shown in Fig. 2. Fig. 3. Load voltage and current waveforms for conventional topology. (a) Upper trace: Voltage (100V/Div) (b) Lower trace: Current (10A/Div). S k 10nF Fig. 2. Snubber configuration of laboratory prototype inverter. Fig. 4. Load voltage and current waveforms for proposed topology. (a) Upper trace: Voltage (100V/Div) (b) Lower trace: Current (10A/Div).

C. Common Mode Voltage The common mode voltage applied to the load was measured with respect to the mid-point of the DC bus of the prototype inverter. The frequency spectra of the common mode voltage applied to the load by the two topologies (10 khz to 2 MHz) are shown in Fig. 5. The modified topology is seen to attenuate the common mode load voltage by up to 27 dbv. The considerable superiority of the proposed topology is demonstrated by these results. D. Conducted Emissions Test Results The frequency spectra of conducted emissions generated by the two topologies were measured at the terminals of a LISN (line impedance stabilization network) connected to the three phase input power cords. The AC power cords of the control circuit and gate drive power supplies were not connected through the LISN's. This was done to isolate the conducted emissions generated by the power devices. Conducted emissions spectra were sample detected and video averaged. Measurements were made from 10 khz to 10 MHz. The emissions spectra (10 khz to 1 MHz) generated by the two topologies are illustrated in Fig. 6 (the solid lines represent CE-102 requirements). The proposed topology is seen to provide an attenuation of up to 20 dbµv. Fig. 5. Common mode load voltage spectra (10 khz to 2 MHz). (a) Conventional topology (b) Proposed topology. Fig. 6. Conducted emissions spectra (10 khz to 1 MHz). (a) Conventional topology (b) Proposed topology.

IV. CONCLUSIONS A modified single phase inverter topology has been introduced for the purposes of reducing conducted EMI. The proposed single phase inverter topology introduces an additional bi-directional switch (to the conventional topology) which allows the choice of the zero state without necessitating unbalanced switching. A prototype inverter incorporating this topology was determined to perform very satisfactorily. The differential mode performance of the proposed topology was seen to be indistinguishable from the conventional topology. Total inverter losses (switching + conduction) were estimated to be 6 % higher for the proposed topology. The common mode voltage applied to the load was attenuated by up to 27 dbv by the proposed topology. The conducted emissions (measured across a LISN) were attenuated by up to 20 dbµv. The large attenuation in common mode voltage resulting from the proposed topology translates into a substantially cheaper and smaller EMI filter needed to meet regulatory specifications. This benefit, of course, must be traded off against the cost of the additional switching devices needed to effect the desired topological modification. However, as power semiconductor devices become cheaper such active cancellation techniques are expected to become increasingly attractive. REFERENCES [1] A.L. Julian, G. Oriti, and T.A. Lipo, "Elimination of common mode voltage in three phase sinusoidal power converters," in Proc. of IEEE PESC Annual Conference, vol. II, (Baveno, Italy), pp. 1968-1972, June 1996. [2] G. Oriti, A.L. Julian, and T.A. Lipo, "An inverter/motor drive with common mode voltage elimination," in IEEE-IAS Annual Conference Records, vol. 1, (New Orleans, LA, USA), pp. 587-592, October 1997. [3] G. Oriti, A.L. Julian, and T.A. Lipo, "A new space vector modulation strategy for common mode voltage reduction," in Proc. of IEEE PESC Annual Conference Records, vol. II, (St. Louis, MO, USA), pp. 1541-1546, June 1997. [4] A. Rockhill, T.A. Lipo, and A.L. Julian, "High voltage buck converter topology for common mode voltage reduction," in Proc. of APEC, vol. 2, (Anaheim, CA, USA), pp. 940-943, February 1998. [5] C.R. Paul, Introduction to Electromagnetic Compatibility, Wiley Series in Microwave and Optical Engineering, John Wiley & Sons, Inc., 1992. [6] H.W. Ott, Noise Reduction Techniques in Electronic Systems, John Wiley & Sons, Inc., second ed., 1988. [7] E. Zhong and T.A. Lipo, "Improvements in EMC performance of inverter-fed motor drives," IEEE Trans. Industry Applications, vol. 31, pp. 1247-1256, November/December 1995. [8] A. Nagel and R. DeDoncker, "Analytical approximations of interference spectra generated by power converters," in IEEE-IAS Annual Conference Records, vol. 2, (New Orleans, LA, USA), pp. 1564-1570, October 1997. [9] C.R. Paul and K.B. Hardin, "Diagnosis and reduction of conducted noise emissions," IEEE Trans. Electromagnetic Compatibility, vol. 30, pp. 553-560, November 1988. [10] T. Guo, D.Y. Chen, and F.C. Lee, "Separation of the common mode and differential mode conducted EMI noise," IEEE Trans. Power Electronics, vol. 11, pp. 480-488, May 1996. [11] Aakash V.K. Rao, The Design and Implementation of a Modified Single Phase Inverter Topology with Active Cancellation of Common Mode Voltage, M.S. Thesis, University of Wisconsin Madison, 1998.