Intel s Breakthrough in High-K Gate Dielectric Drives Moore s Law Well into the Future

Similar documents
Integrated CMOS Tri-Gate Transistors: Paving the Way to Future Technology Generations

Intel s High-k/Metal Gate Announcement. November 4th, 2003

Intel Demonstrates High-k + Metal Gate Transistor Breakthrough on 45 nm Microprocessors

Transistor Scaling in the Innovation Era. Mark Bohr Intel Senior Fellow Logic Technology Development August 15, 2011

TED-Kit 2, Release Notes

Atoms and Valence Electrons

ISSCC 2003 / SESSION 1 / PLENARY / 1.1

LSI ON GLASS SUBSTRATES

MOSFET Secondary Breakdown

Newer process technology (since 1999) includes :

Fin-Shaped Field Effect Transistor (FinFET) Min Ku Kim 03/07/2018

MICROPROCESSOR TECHNOLOGY

INTRODUCTION: Basic operating principle of a MOSFET:

OLS910: Hermetic Surface Mount Photovoltaic Optocoupler

OLS249: Radiation-Tolerant Phototransistor Hermetic Surface-Mount Optocoupler

AN11994 QN908x BLE Antenna Design Guide

White Paper Stratix III Programmable Power

Leakage Current in Low Standby Power and High Performance Devices: Trends and Challenges

Parameter Optimization Of GAA Nano Wire FET Using Taguchi Method

Design cycle for MEMS

Semiconductor Process Reliability SVTW 2012 Esko Mikkola, Ph.D. & Andrew Levy

Lecture 33 - The Short Metal-Oxide-Semiconductor Field-Effect Transistor (cont.) April 30, 2007

Alternatives to standard MOSFETs. What problems are we really trying to solve?

A 90 nm High Volume Manufacturing Logic Technology Featuring Novel 45 nm Gate Length Strained Silicon CMOS Transistors

Enabling Breakthroughs In Technology

EE4800 CMOS Digital IC Design & Analysis. Lecture 1 Introduction Zhuo Feng

Lecture 0: Introduction

AN12232 QN908x ADC Application Note

+1 (479)

Performance advancement of High-K dielectric MOSFET

Challenges and Innovations in Nano CMOS Transistor Scaling

ECE520 VLSI Design. Lecture 2: Basic MOS Physics. Payman Zarkesh-Ha

OLS500: Hermetic Surface Mount High CMR, High-Speed Logic Gate Optocoupler

ECE 5745 Complex Digital ASIC Design Topic 2: CMOS Devices

OLH300: High-Speed Hermetic Optocoupler

Thermal Design to Maximize the Performance of LDO Regulators

Advanced Digital Integrated Circuits. Lecture 2: Scaling Trends. Announcements. No office hour next Monday. Extra office hour Tuesday 2-3pm

Performance Evaluation of MISISFET- TCAD Simulation

ITRS MOSFET Scaling Trends, Challenges, and Key Technology Innovations

OLH5530/5531: Hermetic High-Speed Transistor Dual-Channel Optocoupler

INTRODUCTION TO MOS TECHNOLOGY

AN GHz to 2.7 GHz Doherty power amplifier using the BLF7G27LS-150P. Document information

Drain. Drain. [Intel: bulk-si MOSFETs]

Why VPEAK is the Most Critical Aperture Tuner Parameter

OLS400: Hermetic Surface-Mount Low-Input Current Optocoupler

AN12082 Capacitive Touch Sensor Design

OLI300: Miniature High-Speed Optocoupler for Hybrid Assembly

OLH5500/5501: Hermetic High-Speed Optocouplers

OLS300: Hermetic Surface-Mount High-Speed Optocoupler

ECE 340 Lecture 37 : Metal- Insulator-Semiconductor FET Class Outline:

OLH400: High-Speed Hermetic, Low-Input Current Optocoupler

Zero Bias Silicon Schottky Barrier Detector Diodes

UNIVERSITY OF CALIFORNIA AT BERKELEY College of Engineering Department of Electrical Engineering and Computer Sciences.

Design and Analysis of Double Gate MOSFET Devices using High-k Dielectric

Session 10: Solid State Physics MOSFET

UM Slim proximity touch sensor demo board OM Document information

TOSHIBA Field Effect Transistor Silicon N Channel MOS Type 2SK1829

Texas Instruments BQ29330 Battery Protection AFE from BQ20Z95DBT

Design Simulation and Analysis of NMOS Characteristics for Varying Oxide Thickness

Lecture 4 - Digital Representations III + Transistors

Conduction Characteristics of MOS Transistors (for fixed Vds)! Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

Topic 2. Basic MOS theory & SPICE simulation

Conduction Characteristics of MOS Transistors (for fixed Vds) Topic 2. Basic MOS theory & SPICE simulation. MOS Transistor

White Paper. TRIAC Specifications and Recommendations (Turn On Behavior)

2014, IJARCSSE All Rights Reserved Page 1352

420 Intro to VLSI Design

TOSHIBA Field Effect Transistor Silicon N Channel MOS Type 2SK2009

AN Maximum RF Input Power BGU6101. Document information. Keywords Abstract

Lecture #29. Moore s Law

Introduction to VLSI ASIC Design and Technology

AN MIFARE Plus Card Coil Design. Application note COMPANY PUBLIC. Rev April Document information

R_ Driving LPC1500 with EPSON Crystals. Rev October Document information. Keywords Abstract

VLSI Design. Introduction

TN LPC1800, LPC4300, MxMEMMAP, memory map. Document information

AN Energy Harvesting with the NTAG I²C and NTAG I²C plus. Application note COMPANY PUBLIC. Rev February Document information

AN High-performance PCB antennas for ZigBee networks. Document information. Keywords

SMP1345 Series: Very Low Capacitance, Plastic Packaged Silicon PIN Diodes

444 Index. F Fermi potential, 146 FGMOS transistor, 20 23, 57, 83, 84, 98, 205, 208, 213, 215, 216, 241, 242, 251, 280, 311, 318, 332, 354, 407

ECE 340 Lecture 40 : MOSFET I

OLI110: Phototransistor Optocoupler

SMV LF and SMV LF: Surface Mount, 0402 Hyperabrupt Tuning Varactor Diodes

SMP LF: Surface Mount PIN Diode

SKY LF: 10 MHz GHz Six-Bit Digital Attenuator with Driver (0.5 db LSB, 31.5 db Range)

OLS049: Radiation-Tolerant, Phototransistor Hermetic Surface-Mount Optocoupler

Homework 10 posted just for practice. Office hours next week, schedule TBD. HKN review today. Your feedback is important!

Future MOSFET Devices using high-k (TiO 2 ) dielectric

CLA Series: Silicon Limiter Diodes and Ceramic Hermetic Packaged Devices

PN7150 Raspberry Pi SBC Kit Quick Start Guide

TOSHIBA Field Effect Transistor Silicon N Channel Junction Type 2SK mw

OLI500: Miniature High CMR, High-Speed Logic Gate Optocoupler for Hybrid Assembly

Sleepy Keeper Approach for Power Performance Tuning in VLSI Design

SSM6J507NU SSM6J507NU. 1. Applications. 2. Features. 3. Packaging and Pin Assignment Rev Toshiba Corporation

SMP LF: Surface Mount PIN Diode

Solid State Devices- Part- II. Module- IV

OLS449: Radiation-Tolerant Phototransistor Hermetic Surface-Mount Optocoupler

TOSHIBA Field Effect Transistor Silicon P Channel MOS Type 2SJ200

PN7120 NFC Controller SBC Kit User Manual

LOW-POWER SOFTWARE-DEFINED RADIO DESIGN USING FPGAS

UM DALI getting started guide. Document information

AN Ohm FM LNA for embedded Antenna in Portable applications with BGU7003W. Document information. Keywords Abstract

Transcription:

Page 1 Intel s Breakthrough in High-K Gate Dielectric Drives Moore s Law Well into the Future Robert S. Chau Intel Fellow, Technology and Manufacturing Group Director, Transistor Research Intel Corporation Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 1

Page 2 Table of Contents (Click on page number to jump to sections) INTEL S BREAKTHROUGH IN HIGH-K GATE DIELECTRIC DRIVES MOORE S LAW WELL INTO THE FUTURE... 3 O VERVIEW... 3 RUNNING O UT OF ATOMS... 3 SEARCH FOR NEW MATERIALS... 4 RECORD PERFORMANCE... 5 CAN-DO SPIRIT... 6 SUMMARY... 6 MORE INFO... 7 AUTHOR BIO... 7 DISCLAIMER: THE MATERIALS ARE PROVIDED "AS IS" WITHOUT ANY EXPRESS OR IMPLIED WARRANTY OF ANY KIND INCLUDING WARRANTIES OF MERCHANTABILITY, NONINFRINGEMENT OF INTELLECTUAL PROPERTY, OR FITNESS FOR ANY PARTICULAR PURPOSE. IN NO EVENT SHALL INTEL OR ITS SUPPLIERS BE LIABLE FOR ANY DAMAGES WHATSOEVER (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, LOSS OF INFORMATION) ARISING OUT OF THE USE OF OR INABILITY TO USE THE MATERIALS, EVEN IF INTEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. BECAUSE SOME JURISDICTIONS PROHIBIT THE EXCLUSION OR LIMITATION OF LIABILITY FOR CONSEQUENTIAL OR INCIDENTAL DAMAGES, THE ABOVE LIMITATION MAY NOT APPLY TO YOU. INTEL FURTHER DOES NOT WARRANT THE ACCURACY OR COMPLETENESS OF THE INFORMATION, TEXT, GRAPHICS, LINKS OR OTHER ITEMS CONTAINED WITHIN THESE MATERIALS. INTEL MAY MAKE CHANGES TO THESE MATERIALS, OR TO THE PRODUCTS DESCRIBED THEREIN, AT ANY TIME WITHOUT NOTICE. INTEL MAKES NO COMMITMENT TO UPDATE THE MATERIALS. Note: Intel does not control the content on other company's Web sites or endorse other companies supplying products or services. Any links that take you off of Intel's Web site are provided for your convenience. Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 2

Page 3 Intel s Breakthrough in High-K Gate Dielectric Drives Moore s Law Well into the Future Robert S. Chau Intel Fellow, Technology and Manufacturing Group Director, Transistor Research Intel Corporation Overview In a groundbreaking article written in 1965, Gordon Moore described exponential growth in the number of transistors per integrated circuit and predicted this trend would continue. Moore s Law, states that the number of transistors on integrated circuits doubles approximately every 24 months, resulting in higher performance at lower cost. This simple but profound statement is the foundation of semiconductor and computing industries. It is the basis for the exponential growth of computing power, component integration that has stimulated the emergence of generation after generation of PCs and intelligent devices. Perhaps the most vital question for the industry is: how much longer can Moore s Law continue? As transistor geometries scale to the point where the traditional silicon dioxide (SiO 2 ) gate dielectric becomes just a few atomic layers thick, tunneling current leakage and the resulting increase in power dissipation and heat become critical issues. The mission of Intel's technology development team in Components Research is to break down the barriers and keep Moore's Law rolling forward. Solving the gate dielectric problem is a critical issue for the industry. After several years of intensive effort the Intel research team has identified a new material known as high-k to replace SiO 2 as the gate dielectric. To resolve compatibility issues with this new high-k dielectric, Intel also needed to discover new metals to replace the traditional polysilicon gate electrode used in NMOS (negative polarity metal oxide semiconductor) and PMOS (positive polarity metal oxide semiconductors) transistors. Intel has successfully demonstrated that these new materials can reduce gate leakage by over 100-fold, while delivering record transistor performance. This breakthrough is expected to drive Moore s Law well into the future. Running Out of Atoms For three decades, SiO 2 formed the perfect gate dielectric material, successfully scaling from a thickness of 1,000 Å (100 nm) 30 years ago to a mere 12 Å (1.2 nm) at today s 90 nm process node. This represents a layer only four atoms thick (Figure 1). Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 3

Page 4 Basic CMOS transistor Gate Electrode Gate Dielectric Source Channel Drain Crystalline Silicon Substrate Figure 1. Basic CMOS transistor. At the 90 nm process node, the thickness of the SiO 2 gate dielectric is 1.2 nm, or only about four atomic layers. Current leakage due to tunneling imposes significant power dissipation, which motivated the search for a suitable alternative dielectric material. The incompatibility of high-k dielectric materials with the polysilicon traditionally used for the gate electrode also required alternative metal materials in both NMOS and PMOS transistors. The problem is that as the oxide layer gets thinner, the rate of gate leakage tunneling goes up. Current leakage contributes to power dissipation and heat. In addition to implementing 1.2 nm physical SiO 2 in our 90 nm logic technology node and products, Intel has demonstrated 0.8 nm physical SiO 2 in its research laboratory. Although transistors with the 0.8 nm gate oxide still show the expected device characteristics, at this point the dielectric has become so thin, we are literally running out of atoms for further scaling. Without a new dielectric material with increased thickness and a higher K value, Moore s Law would inevitably hit a wall. Search for New Materials In addition to its dielectric properties, SiO 2 has an almost defect-free dielectric interface, which ensures good compatibility with the silicon substrate and also the polysilicon gate electrode. The task of finding a replacement for SiO 2 is a challenge I would compare to performing a heart transplant for the semiconductor industry. The effort to find a replacement material in both industry and academia has gone on for more than 10 years. While hafnium and zirconium oxides have good dielectric properties, these compounds are not compatible with the polysilicon material used for gate electrodes. There are two fundamental side-effects: Threshold voltage pinning, also known as Fermi-level pinning, results when a high-k gate dielectric, including oxides of hafnium and zirconium, are combined with a polysilicon gate electrode. Defects at the gate dielectric/gate electrode interface cause relatively high threshold voltages, which causes reduced drive current and impaired performance. To solve this problem we need to replace the polysilicon gate electrode material with new metal materials one new metal for NMOS transistors and another new metal for PMOS transistors. Phonon scattering results from the inherent polarization characteristic of metallic oxides. The higher the dielectric constant, or K value, the higher the polarization, which creates surface optical (SO) phonon vibration. Phonon vibration interferes with electron mobility in the transistor channel, thereby reducing performance. Metal gate electrodes can reduce the mobility degradation problem by screening the high-k SO phonons from coupling to the inversion channel charge carriers. For high performance, the high-k/metal-gate solution requires metal gate electrodes with the correct work functions, (measured by the transistor flatband or threshold voltage) on high-k for both PMOS and NMOS transistors (Figure 2). Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 4

Page 5 Record Performance Many months of persistent effort by the Intel Components Research (CR) team achieved a breakthrough in 2003. The Intel CR team has engineered and demonstrated NMOS and PMOS high-k/metal-gate stacks on bulk silicon with the correct work functions that exhibit channel mobility close to that of SiO 2 with significantly lower gate leakage. The transistors have a physical gate length (Lg) of 80 nm and electrical oxide thickness at inversion (Toxe) of 1.45 nm (Figure 3). These transistors exhibit record-setting drive current (Idsat) performance: The NMOS devices have a drive current of 1.66 ma/µm, with off-state leakage current of 37 na/µm at 1.3V. The PMOS devices have a drive current of 0.69 ma/µm, with off-state leakage current of 25 na/µm at 1.3V. Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 5

Page 6 We believe high-k/metal-gate is one of the options for the 45 nm logic technology node, scheduled to be in production in 2007. Another option is the tri-gate transistor, which was described in the July 2003 issue of Technology@Intel Magazine. Can-Do Spirit The quest for alternative transistor gate materials was a mandatory effort for the semiconductor industry to drive Moore s Law into the future. Intel s program involved several years of intensive effort and good science, including both theoretical and laboratory work. There is no way to adequately describe the can-do spirit and persistence of the research team, who were not afraid to fail. This effort and sense of teamwork ultimately paid off with breakthrough results. This technology is now evolving from pure research to development work with Intel manufacturing engineers. Summary Moore s Law, which states that the number of transistors on integrated circuits doubles every processor generation (approximately every 24 months) is the foundation for the exponential growth of computing power and component integration at reduced cost. Current leakage and power dissipation issues associated with the traditional SiO 2 CMOS transistor gate dielectric impose practical limits on the extensibility of Moore s Law. Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 6

Page 7 After several years of effort, the Intel technology team has made a major breakthrough that solves the chip power problem. Intel has identified a new material known as high-k to replace SiO 2 as the gate dielectric, in addition to new metals to replace the polysilicon gate electrode of NMOS and PMOS transistors. These new materials, when implemented with the correct process recipe, reduce gate leakage by over 100-fold, while delivering record transistor performance. Intel is on track to implement this new technology in the 45 nm node in 2007. The breakthrough will drive Moore s Law into the next decade. Feedback Tell us what you think about this article. More Info Visit the Intel Web site for more information on Intel s High-K/Metal Gate breakthrough. Gordon Moore s 1965 article, entitled Cramming More Components Into Integrated Circuits, is available on the Intel Web site. Author Bio Intel Fellow Robert S. Chau is responsible for directing research and development in advanced transistors and gate dielectrics for microprocessor applications. He is also responsible for leading research efforts in advanced nanotechnology for future device and process applications. Chau joined Intel in 1989 and developed seven generations of Intel gate oxides along with many transistor innovations used in various Intel logic processes. He also introduced many new process modules and electrical test capabilities for Intel's future logic processes. He is a co-inventor and patent holder of the Intel s SiGe S/D, strained-si PMOS transistor used in the 90 nm technology node. Chau was promoted in 2000 to the rank of Intel Fellow, the company's highest and most prestigious technical position. He received his bachelor's, master's, and Ph.D. degrees in electrical engineering from Ohio State University. He holds 40 United States patents in device and process technologies. Chau received the 2003 Alumni Professional Achievement Award from The Ohio State University Alumni Association. He was recently selected in December 2003 by Industry Week magazine as one of the top 16 R&D stars in U.S. who continue to push the boundaries of technical and scientific achievement. End of Technology@Intel Magazine Article Copyright Intel Corporation 2004. *Third-party brands and names are the property of their respective owners. 7