NOT RECOMMENDED LOGIC COMPARATOR DC RESTORER STANDARD SELECT VCO FUNCTIONAL BLOCK DIAGRAM

Similar documents
GB4571 Video Buffer with Precision Strobed DC Restore

GENLINX GS9000C Serial Digital Decoder

GX4201 Wideband, Monolithic 1x1 Video Crosspoint Switch

GB4550 & GB4550A Monolithic Video Buffer/Clamp

GX434 Monolithic 4x1 Video Multiplexer

GY4102A Fast Toggling Video Switch

GENLINX II GS9025A Serial Digital Receiver

GB4551 Video Buffer with Strobed DC Restore

PCI-EXPRESS CLOCK SOURCE. Features

ICS PCI-EXPRESS CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

GENLINX II GS9032 Digital Video Serializer

ICS663 PLL BUILDING BLOCK

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

Advanced Regulating Pulse Width Modulators

ICS PLL BUILDING BLOCK

Low Skew CMOS PLL Clock Drivers

ICS663 PLL BUILDING BLOCK. Description. Features. Block Diagram DATASHEET

Advanced Regulating Pulse Width Modulators

FSK DEMODULATOR / TONE DECODER

Regulating Pulse Width Modulators

MK LOW PHASE NOISE T1/E1 CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

2 TO 4 DIFFERENTIAL CLOCK MUX ICS Features

OBSOLETE. Ultrahigh Speed Window Comparator with Latch AD1317

MK VCXO-BASED FRAME CLOCK FREQUENCY TRANSLATOR. Features. Description. Block Diagram DATASHEET. Pullable Crystal

ICS CLOCK SYNTHESIZER FOR PORTABLE SYSTEMS. Description. Features. Block Diagram PRELIMINARY DATASHEET

Ultrafast Comparators AD96685/AD96687

DS90C032B LVDS Quad CMOS Differential Line Receiver

ICS CLOCK MULTIPLIER AND JITTER ATTENUATOR. Description. Features. Block Diagram DATASHEET

ICS QUAD PLL CLOCK SYNTHESIZER. Description. Features. Block Diagram PRELIMINARY DATASHEET

ICS LOW PHASE NOISE CLOCK MULTIPLIER. Features. Description. Block Diagram DATASHEET

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

TOP VIEW MAX9111 MAX9111

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

Advanced Regulating Pulse Width Modulators

MK SPREAD SPECTRUM MULTIPLIER CLOCK. Description. Features. Block Diagram DATASHEET

ICS LOW EMI CLOCK GENERATOR. Features. Description. Block Diagram DATASHEET

DS90C032 LVDS Quad CMOS Differential Line Receiver

ICS NETWORKING AND PCI CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PART TEMP RANGE PIN-PACKAGE

Spread Spectrum Frequency Timing Generator

8-Bit A/D Converter AD673 REV. A FUNCTIONAL BLOCK DIAGRAM

PI6C557-03AQ. PCIe 2.0 Clock Generator with 2 HCSL Outputs for Automotive Applications. Description. Features. Pin Configuration (16-Pin TSSOP)

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

ICS LOW PHASE NOISE ZERO DELAY BUFFER AND MULTIPLIER. Description. Features. Block Diagram DATASHEET

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

LOW PHASE NOISE CLOCK MULTIPLIER. Features

SG2525A SG3525A REGULATING PULSE WIDTH MODULATORS

ICS309 SERIAL PROGRAMMABLE TRIPLE PLL SS VERSACLOCK SYNTH. Description. Features. Block Diagram DATASHEET

ICS660 DIGITAL VIDEO CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

PART MAX2605EUT-T MAX2606EUT-T MAX2607EUT-T MAX2608EUT-T MAX2609EUT-T TOP VIEW IND GND. Maxim Integrated Products 1

High Speed PWM Controller

2A, 23V, 380KHz Step-Down Converter

Maximum data rate: 50 MBaud Data rate range: ±15% Lock-in time: 1 bit

3A, 23V, 380KHz Step-Down Converter

ICS HDTV AUDIO/VIDEO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

High Speed PWM Controller

Low-Cost, Internally Powered ISOLATION AMPLIFIER

+5 V Powered RS-232/RS-422 Transceiver AD7306

Features VDD 2. 2 Clock Synthesis and Control Circuitry. Clock Buffer/ Crystal Oscillator GND

CDK bit, 1 GSPS, Flash A/D Converter

PI6C PCI Express Clock. Product Features. Description. Block Diagram. Pin Configuration


Low-Jitter, Precision Clock Generator with Two Outputs

LM1292 Video PLL System for Continuous-Sync Monitors

PART TOP VIEW V EE 1 V CC 1 CONTROL LOGIC

MK3722 VCXO PLUS AUDIO CLOCK FOR STB. Description. Features. Block Diagram DATASHEET

5V/3.3V PROGRAMMABLE FREQUENCY SYNTHESIZER (25MHz to 400MHz)

Features. Applications

Features. Applications. Markets

3.3 VOLT COMMUNICATIONS CLOCK PLL MK Description. Features. Block Diagram DATASHEET

Single, 3 V, CMOS, LVDS Differential Line Receiver ADN4662

XR-2206 Monolithic Function Generator

ICS276 TRIPLE PLL FIELD PROGRAMMABLE VCXO CLOCK SYNTHESIZER. Description. Features. Block Diagram DATASHEET

MK5811C LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

SA620 Low voltage LNA, mixer and VCO 1GHz

High Speed PWM Controller

Phase-locked loop PIN CONFIGURATIONS

UT54LVDS032 Quad Receiver Advanced Data Sheet

IDT5V60014 LOW PHASE NOISE ZERO DELAY BUFFER. Description. Features. Block Diagram DATASHEET

Peak Reducing EMI Solution

CD4541BC Programmable Timer

SERIALLY PROGRAMMABLE CLOCK SOURCE. Features

UNISONIC TECHNOLOGIES CO., LTD

MK VCXO AND SET-TOP CLOCK SOURCE. Description. Features. Block Diagram DATASHEET

SKY3000. Data Sheet TRIPLE-TRACK MAGNETIC STRIPE F2F DECODER IC. For More Information. Solution Way Co., Ltd

Features. Applications. Markets

LM1044 Analog Video Switch

SY89838U. General Description. Features. Applications. Markets. Precision 1:8 LVDS Clock Fanout Buffer with 2:1 Runt Pulse Eliminator Input MUX

Features. Applications. Markets

ICS OSCILLATOR, MULTIPLIER, AND BUFFER WITH 8 OUTPUTS. Description. Features (all) Features (specific) DATASHEET

OSC2 Selector Guide appears at end of data sheet. Maxim Integrated Products 1

MK1413 MPEG AUDIO CLOCK SOURCE. Features. Description. Block Diagram DATASHEET

ICS7151A-50 SPREAD SPECTRUM CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

SP339E RS-232/RS-485/RS-422 TRANSCEIVER WITH INTERNAL TERMINATION

TOP VIEW. Maxim Integrated Products 1

XRT7295AE E3 (34.368Mbps) Integrated line Receiver

Low Power Hex ECL-to-TTL Translator

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

Features. Phase Detector, Charge Pump, and Loop Filter. External feedback can come from CLK or CLK/2 (see table on page 2)

800Mbps LVDS/LVPECL-to-LVDS 2 x 2 Crosspoint Switch

Transcription:

GENLINX GS9005B Serial Digital Receiver FEATURES DEVICE DESCRIPTION SHEET automatic cable equalization (typically 300m of high quality cable at 270Mb/s) fully compatible with SMPTE 259M and operational to 400 Mb/s adjustment free receiver when used with the GS9000B or GS9000S decoder and GS9010A Automatic Tuning Sub-system signal strength indicator selectable cable or direct digital inputs 28 pin PLCC packaging Pb-free and Green APPLICATIONS 4ƒ SC, 4:2:2 and 360 Mb/s serial digital interfaces ORDERING INFORMATION Part Number Package Temperature Pb-Free and Green GS9005BCPJ 28 Pin PLCC 0 C to 70 C No GS9005BCTJ 28 Pin PLCC 0 C to 70 C No Tape GS9005BCPJE3 28 Pin PLCC 0 C to 70 C Yes SIGNAL 28 STRENGTH INDICATOR CABLE 8,9 IN DIGITAL 5,6 IN EQUALIZER The GS9005B is a monolithic IC designed to receive SMPTE 259M serial digital video signals. This device performs the functions of automatic cable equalization and data and clock recovery. It interfaces directly with the GENLINX GS9000B or GS9000S decoder, and GS9010A Automatic Tuning Subsystem. The VCO centre frequencies are controlled by external resistors which can be selected by applying a two bit binary code to the Standards Select input pins. An additional feature is the Signal Strength Indicator output which provides a 0.5V to 0V analog output relative to indicating the amount of equalization being applied to the signal. The GS9005B is packaged in a 28 pin PLCC operating from a single 5 or -5 volt supply. SPECIAL NOTE: R VCO1 and R VCO2 are functional over a reduced temperature range of T A =0 C to 50 C. R VCO0 and R VCO3 are functional over the full temperature range of T A =0 C to 70 C. This limitation does not affect operation with the GS9010A ATS. CARRIER DETECT FILTER CONTROL VOLTAGE VARIABLE FILTER Σ LATCH DC RESTORER LOGIC COMPARATOR AGC 2 CAPACITOR SERIAL SERIAL 19 CARRIER DETECT PEAK DETECTOR PHASE COMPARATOR 2 GS9005B ANALOG DIGITAL SELECT 16 1 24 25 22 23 10 OUTPUT 'EYE' MONITOR A/D SERIAL CLOCK SERIAL CLOCK ƒ/2 ENABLE LOOP FILTER 12 CHARGE PUMP VCO STANDARD SELECT 20 21 SS0 SS1 PLL 13 14 15 17 Revision Date: November 2004 FUNCTIONAL BLOCK DIAGRAM Document No. 32466-1 GENNUM CORPORATION P.O. Box 489, Stn A, Burlington, Ontario, Canada L7R 3Y3 tel. (905) 632-2996 fax: (905) 632-5946 Gennum Japan: Shinjuku Green Tower Building 27F 6-14-1, Nishi Shinjuku Shinjuku-ku, Tokyo 160-0023 Japan Tel: 81 (03) 3349-5501 Fax: 81 (03) 3349-5505

ABSOLUTE MAXIMUM RATINGS PARAMETER PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS NOTES Supply Voltage V S Operating Range 4.75 5.0 5.25 V Power Consumption P D - 500 700 mw Supply Current (Total) I S - 122 160 ma see Figure13 Serial Data & - High V OH T A = 25 C -1.025 - -0.88 V with respect to Clock Output - Low V OL T A = 25 C -1.9 - -1.6 V Logic Inputs - High V IH MIN 2.0 - - V with respect to V EE - Low V IL MAX - - 0.8 V with respect to V EE Carrier Detect V CDL R L = 10 kω to - 0.2 0.4 V Output Voltage V CDH 4.0 5.0 - V Signal Strength V SS See Note 2-0.6-0 V with respect to Indicator Output Direct Digital Input V 200-2000 mvp-p Differential Drive Levels (5, 6) VALUE / UNITS Supply Voltage 5.5 V Input Voltage Range (any input) 0.5 to V EE -0.5 V DC Input Current (any one input) 5 ma Power Dissipation 750 mw Operating Temperature Range 0 C T A 70 C Storage Temperature Range -65 C T S 150 C Lead Temperature (soldering, 10 seconds) 260 C GS9005B RECEIVER DC ELECTRICAL CHARACTERISTICS V S = 5V, T A = 0 C to 70 C, R L = Ω to ( - 2V) unless otherwise shown. (1, 10, 20, 21) GS9005B RECEIVER AC ELECTRICAL CHARACTERISTICS V S = 5V, T A = 0 C to 70 C, R L = Ω to ( - 2V) unless otherwise shown. CAUTION ELECTROSTATIC SENSITIVE DEVICES DO NOT OPEN PACKAGES OR HANDLE EXCEPT AT A STATIC-FREE WORKSTATION Serial Data Bit Rate BR SDO T A = 25 C - 400 Mb/s Serial Clock Frequency ƒ SLK T A = 25 C - 400 MHz see Figure11 Output Signal Swing V O T A = 25 C 700 800 900 mv p-p see Figure12 Serial Data to Serial Clock t d See Waveforms - -500 - ps Data lags Clock Synchronization Lock Times tlock See Note 1 - - 10 µs with respect to with respect to V EE Open Collector - Active High PARAMETER SYMBOL CONDITION MIN TYP MAX UNITS NOTES Equalizer Gain AV EQ T A = 25 C 30 36 - db at 135 MHz Jitter tj T A = 25 C - ± - ps p-p see Figure15 0 metres, 270 Mb/s Input Resistance (/) R IN T A = 25½C 3k 5k - Ω see Figure14 Input Capacitance (/) C IN T A = 25½C - 1.8 - pf see Figure14 Output Eye Monitor V OEM R L = 50Ω to - 40 - mvp-p NOTES: 1. Switching between two sources of the same data rate. 2. With weaker signals V SS approaches. 2 of 13 32466-1

GS9005B Re - clocking Receiver - Detailed Device Description The GS9005B Reclocking Receiver is a bipolar integrated circuit containing a built-in cable equalizer and circuitry necessary to re-clock and regenerate the NRZI serial data stream. Packaged in a 28 pin PLCC, the receiver operates from a single five volt supply at data rates in excess of 400 Mb/s. Typical power consumption is 500 mw. Typical output jitter is ± ps at 270 Mb/s. Serial Digital signals are applied to either a built-in analog cable equalizer via the and inputs (pins 8,9) or via the direct digital inputs and (pins 5,6). Cable Equalizer The Serial Digital signal is connected to the input either differentially or single ended with the unused input being decoupled. The equalized signal is generated by passing the cable signal through a voltage variable filter having a characteristic which closely matches the inverse cable loss characteristic. Additionally, the variation of the filter characteristic with control voltage is designed to imitate the variation of the inverse cable loss characteristic as the cable length is varied. The amplitude of the equalized signal is monitored by a peak detector circuit which produces an output current with a polarity corresponding to the difference between the desired peak signal level and the actual peak signal level. This output is integrated by an external AGC filter capacitor (AGC CAP pin 2), providing a steady control voltage for the voltage variable filter. A separate signal strength indicator output, ( pin 28), proportional to the amount of AGC is also provided. As the filter characteristic is varied automatically by the application of negative feedback, the amplitude of the equalized signal is kept at a constant level which is representative of the original amplitude at the transmitter. The equalized signal is then DC restored, effectively restoring the logic threshold of the equalized signal to its correct level irrespective of shifts due to AC coupling. As the final stage of signal conditioning, a comparator converts the analog output of the DC restorer to a regenerated digital output signal. A logical HIGH applied to the Analog/Digital Select input (1) routes the equalized signal while a logic LOW routes the direct digital signal to the reclocker. Phase Locked Loop The phase comparator itself compares the position of transitions in the incoming signal with the phase of the local oscillator (VCO). The error-correcting output signals are fed to the charge pump in the form of short pulses. The charge pump converts these pulses into a charge packet which is accurately proportional to the system phase error. The charge packet is then integrated by the second-order loop filter to produce a control voltage for the VCO. During periods when there are no transitions in the signal, the loop filter voltage is required to hold precisely at its last value so that the VCO does not drift significantly between corrections. Commutating diodes in the charge pump keep the output leakage current extremely low, minimizing VCO frequency drift. The VCO is implemented using a current-controlled multivibrator, designed to deliver good stability, low phase noise and wide operating frequency capability. The frequency range is design-limited to ±10% about the oscillator centre frequency. VCO Centre Frequency Selection The centre frequency of thevco is set by one of four external current reference resistors (RVCO0-RVCO3) connected to pins 13,14,15 or 17. These are selected by two logic inputs SS0 and SS1 (pins 20, 21) through a 2:4 decoder according to the following truth table. SS1 SS0 Resistor Selected 0 0 RVCO0 (13) 0 1 RVCO1 (14) 1 0 RVCO2 (15) 1 1 RVCO3 (17) As an alternative, the GS9010A Automatic Tuning Subsystem and the GS9000B or GS9000S Decoder may be used in conjunction with the GS9005B to obtain adjustment free and automatic standard select operation (see Figure 20). An OUTPUT 'EYE' MONITOR (pin 16), allows verification of signal integrity after equalization but before reslicing. Analog/Digital Select A 2:1 multiplexer selects either the equalized (analog) signal or a differential ECL data (digital) signal as input to the reclocker PLL. With the VCO operating at twice the clock frequency, a clock phase which is centred on the eye of the locked signal is used to latch the incoming data, thus maximising immunity to jitter-induced errors. The alternate phase is used to latch the output re-clocked data SDO and SDO (pins 25, 24). The true and inverse clock signals themselves are available from the SCO and SCO pins 23 and 22. 3 of 13 32466-1

AGC 1 V EE1 CAP A/D V EE2 4 t D t D SERIAL OUT (SD0) 5 6 4 3 2 28 27 26 25 24 SD0 SD0 SERIAL CLOCK OUT (SCK) 50% 50% 2 7 8 GS9005B TOP VIEW 23 22 SC0 SC0 GS9005B PIN DESCRIPTIONS PIN NO. SYMBOL Fig.1 Waveforms TYPE ƒ/2 EN V EE3 LOOP R VCO0 R VCO1 R VCO2 OEM R VCO3 3 FILT 9 10 11 DESCRIPTION 12 13 14 15 16 17 18 1 A/D Input Analog/Digital Select. TTL compatible input used to select the input signal source. A logic HIGH routes the Equalizer inputs (pins 8 and 9) to the PLL and a logic LOW routes the Direct Digital inputs (pins 5 and 6) to the PLL. 2 AGC CAP Input AGC Capacitor. Connection for the AGC capacitor. 3 V EE1 Power Supply. Most negative power supply connection. (Equalizer) 4 1 Power Supply. Most positive power supply connection. (Equalizer) 5,6 / Input Direct Data Inputs (true and inverse). Pseudo-ECL, differential serial data inputs. These are selected when the A/D input (pin 1) is at logic LOW and are self biased to 1.2 volts below. They may be directly driven from true ECL drivers when V EE = and = 0 V. 7 2 Power Supply. Most positive power supply connection. ( Phase detector, A/D select, carrier detect). 8,9 / Input Serial Data Inputs (true and inverse). Differential analog serial data inputs. Inputs must be AC coupled and may be driven single ended. These inputs are selected when the A/D input (pin 1) is logic HIGH. 10 ƒ/2 EN Input ƒ/2 Enable-TTL compatible input used to enable the divide by 2 function. 11 V EE3 Power Supply. Most negative power supply connection. (VCO, Mux, Standard Select) 12 LOOP FILT Loop Filter. Node for connecting the loop filter components. Fig. 2 GS9005B Pin Connections 13 R VCO0 Input VCO Resistor 0. Analog current input used to set the centre frequency of the VCO when the two Standard Select bits (pins 20 and 21) are set to logic 0,0. A resistor is connected from this pin to V EE. 21 20 19 SS1 SS0 CD 14 R VCO1 Input VCO Resistor 1. Analog current input used to set the centre frequency of the VCO when Standard Select bit 0 (pin 20) is set HIGH and bit 1 (pin 21) is set LOW. A resistor is connected from this pin to V EE. 15 R VCO2 Input VCO Resistor 2. Analog current input used to set the centre frequency of the VCO when Standard Select bit 0 (pin 20) is set LOW and bit 1 (pin 21) is set HIGH. A resistor is connected from this pin to V EE. 16 OEM Output Output Eye Monitor Analog voltage representing the serial bit stream after equalization but before reslicing. 17 R VCO3 Input VCO Resistor 3. Analog current input used to set the centre frequency of the VCO when the two Standard Select bits (pins 20 and 21) are set HIGH. A resistor is connected from this pin to V EE. 4 of 13 32466-1

GS9005B PIN DESCRIPTIONS cont. PIN NO SYMBOL TYPE DESCRIPTION 18 3 Power Supply. Most positive power supply connection. (VCO, MUX, standards select). 19 CD Output Carrier Detect. Open collector output which goes HIGH when a signal is present at either the Serial Data inputs or the Direct Digital inputs. This output is used in conjunction with the GS9000B or GS9000S in the Automatic Standards Select Mode to disable the 2 bit standard select counter. This pin should see a low impedance (e.g. 1nF to AC Gnd) 20,21 SS0, SS1 Inputs Standard Select Inputs. TTL inputs to the 2:4 multiplexer used to select one of four VCO centre frequency setting resistors (R VCO0 - R VCO3 ). When both SS0 and SS1 are LOW, R VCO0 is selected. When SS0 is HIGH and SS1 is LOW, R VCO1 is selected. When SS0 is LOW and SS1 is HIGH, R VCO2 is selected and when both SS0 and SS1 are HIGH, R VCO3 is selected. These pins should see a low impedance (e.g. 1nF to AC Gnd) 22,23 SCO/SCO Outputs Serial Clock Outputs (inverse and true). Pseudo-ECL differential outputs of the extracted serial clock. These outputs require Ω pull-down resistors to V EE. 24,25 SDO/SDO Outputs Serial Data Outputs (inverse and true). Pseudo-ECL differential outputs of the regenerated serial data. These outputs require Ω pull-down resistors to V EE. 26 4 Power Supply. Most positive power supply connection. (ECL outputs) 27 V EE2 Power Supply. Most negative power supply connection. (Phase detector, A/D select, Carrier detect) 28 Signal Strength Indicator. Analog output which indicates the amount of AGC action. This output INPUT / OUTPUT CIRCUITS indirectly indicates the amount of equalization and thus cable length. A / D Pin 1 Pin 5 Pin 6 16µA 2k 50µA 380µA - 2k 1.2V - 1.6V Fig. 3 Pins 1, 5 and 6 5 of 13 32466-1

INPUT / OUTPUT CIRCUITS cont. I VCO Pin 13 Pin 14 Pin 15 Pin 17 R VCO 0 R VCO 1 R VCO 2 R VCO 3 400 400 400 400 200 Fig. 4 Pins 13, 14, 15 and 17 200 10k 3k 800 10k (1.9-2.4V) 4 SDO or SCO Pin 25, 24 SDO or SCO Pin 23, 22 LOOP FILTER (1.8-2.7V) Fig. 5 Pins 25, 24, 23 and 22 6 of 13 32466-1

INPUT / OUTPUT CIRCUITS cont. 500 Pin 28 AGC CAP Pin 2 5k 1.5k 2k - Pin 8 Pin 9-2V 0.4V 5k 5k Fig. 6 Pins 28, 2, 8 and 9 620 920µA 920µA LOOP FILTER Pin 12 5mA 200 Fig. 8 Pin 16 5mA OEM Pin 16 40µA 40µA SS1 Pin 21 18µA Fig. 7 Pin 12 10k Fig. 9 Pin 19 CD Pin 19 SSO Pin 20 ƒ/2 EN Pin 10 55µA 480µA 1.6V - Fig. 10 Pins 20, 21 and 10 7 of 13 32466-1

TYPICAL PERFORMANCE CURVES (VS = 5V, TA = 25 C) 500 900 CURRENT (ma) FREQUENCY (MHz) 450 400 350 300 250 ƒ/2 OFF 200 ƒ/2 ON 150 50 1 2 3 4 5 6 7 8 9 10 FREQUENCY SETTING RESISTANCE (ký) Fig. 11 Clock Frequency 140 135 130 125 120 115 110 105 V S = 5.25V V S = 5.00V V S = 4.75V 0 10 20 30 40 50 60 70 TEMPERATURE ( C) Fig. 13 Supply Current SERIAL OUTPUTS (mv) 850 V S = 5.25V 800 750 700 V S = 5.00V V S = 4.75V 650 600 0 10 20 30 40 50 60 70 TEMPERATURE ( C) Fig. 12 Serial Outputs 8 of 13 32466-1

5V 5V 10µ ANALOG DIGITAL 5V TEST SETUP INPUT 75 75 22n 113 Figure 14 shows a typical circuit for the GS9005B using a 5 volt supply. The four F decoupling capacitors must be placed as close as possible to the corresponding pins. The loop voltage can be conveniently measured across the 10nF capacitor in the loop filter. Tuning procedures are described in the Temperature Compensation Section (page 11). The fixed value frequency setting resistors should be placed close to the corresponding pins on the GS9005B. The layout of the loop filter and RVCO components requires careful attention. This has been detailed in an application note entitled "Optimizing Circuit and Layout Design of the GS9005A/15A", Document No. 521-32 - 00. 47p 47p 2 1 5V ECL INPUTS 5 6 7 VCC2 8 9 10 ƒ/2 11 VEE3 5.6p 10n STAR ROUTED 4 3 2 1 28 27 26 VCC1 VEE1 AGC A/D VEE2 VCC4 12 13 14 15 16 17 18 910 GS9005B LOOP RVCO0 RVCO1 RVCO2 EYEOUT RVCO3 VCC3 LOOP VOLTAGE TEST POINT 25 SDO 24 SDO 23 SCO 22 SCO 21 SS1 20 SS0 CD 19 See Figure 18 All resistors in ohms, all capacitors in microfarads, all inductors in henries unless otherwise stated. Fig.14 GS9005B Typical Test Circuit Using 5V Supply 5V 5V 10k CLOCK CLOCK CARRIER DETECT OUTPUT When the Direct Digital Inputs are not used, one of these inputs should be connected to to avoid picking up noise and unwanted signals. The Carrier Detect is an open-collector active high output requiring a pull-up resistor of approximately 10 kω. The SS0, SS1, CD pins should see a low AC impedance. This is particularly important when driving the SS0, SS1 pins with external logic. The use of 1 nf decoupling capacitors at these pins ensures this. Figure 15 shows the GS9005B connections when using a -5 volt supply. 9 of 13 32466-1

10µ ANALOG DIGITAL INPUT 22n VCO Frequency Setting Resistors 75 75 2 1 47p 113 ECL INPUTS 5 6 7 VCC2 8 9 10 ƒ/2 11 VEE3 STAR ROUTED There are two modes of VCO operation available in the GS9005B. When the ƒ/2 ENABLE (pin 10) is LOW, any of the four VCO frequency setting resistors, RVCO0 through RVCO3 (pins 13, 14, 15 and 17) may be used for any data rate from Mb/s to over 400 Mb/s. For example, for 143 Mb/s data rate, the value of the total R VCO resistance is approximately 6k8 and for 270 Mb/s operation, the value is approximately 3k5. The 5k potentiometers will then tune the desired data rate near their mid-points. Jitter performance at the lower data rates (143, 177 Mb/s) is improved by operating the VCO at twice the normal frequency. This is accomplished by enabling the ƒ/2 function which activates an additional divide by two block in the PLL section of the GS9005B. When the ƒ/2 ENABLE is HIGH two of the RVCO pins are assigned to data rates below 200 Mb/s and two are assigned to data rates over 200 Mb/s. 47p 5.6p 10n 4 3 2 1 28 27 26 VCC1 VEE1 AGC A/D VEE2 VCC4 12 13 14 15 16 17 18 910 GS9005B LOOP RVCO0 RVCO1 RVCO2 EYEOUT RVCO3 VCC3 LOOP VOLTAGE 25 SDO 24 SDO 23 SCO 22 SCO 21 SS1 20 SS0 19 CD All resistors in ohms, all capacitors in microfarads, all inductors in henries unless otherwise stated. Fig. 15 GS9005B Typical Test Circuit Using Supply See Figure 18 10k CLOCK CLOCK CARRIER DETECT OUTPUT The selection is dependent upon the level of the STANDARD SELECT BIT, SS1 (pin 21). When SS1 is LOW, RVCO0 and RVCO1 (pins 13 and 14) are used for the higher data rates. When SS1 is HIGH, the VCO frequency is now twice the bit rate and its frequency is set by RVCO2 and RVCO3 (pins 15 and 17). For 143 Mb/s and 270 Mb/s operation, (the VCO is at 286 MHz and 270 MHz respectively) the total resistance required is approximately the same for both data rates. This also applies for 177 Mb/s and 360 Mb/s operation (the VCO is tuned to 354 MHz and 360 MHz respectively). This means that one potentiometer may be used for each frequency pair with only a small variation of the fixed resistor value. This halves the number of adjustments required. 10 of 10 32466-1

Temperature Compensation Figure 16 shows the connections for the frequency setting resistors for the various data rates. The compensation shown for 360 Mb/s and 177 Mb/s with Divide by 2 ON, is useful to a maximum ambient temperature of 50 C. If the Divide by 2 function is not enabled by the ƒ/2 ENABLE input, no compensation is needed for the 143 Mb/s and 177 Mb/s data rates. The resistor connections are shown in Figure 17. In both cases, the 0.1 µf capacitor that bypasses the potentiometer should be star routed to VEE 3. 10k F V EE Divide by 2 is OFF 5.6k 1N914 5k V EE 1.3k 4.3k 1.3k 1N914 5k V EE Divide by 2 is OFF Divide by 2 is ON 270 Mb/s using R VCO0 or R VCO1 143 Mb/s using R VCO2 or R VCO3 1N914 F F 1N914 F F V EE V EE Divide by 2 is OFF Divide by 2 is ON 360 Mb/s using R VCO0 or R VCO1 177 Mb/s using R VCO2 or R VCO3 Fig. 16 Frequency Setting Resistor Values & Temperature Compensation Temperature Compensation Procedure In order to correctly set the VCO frequency so that the PLL will always re-acquire lock over the full temperature range, the following procedure should be used. The circuit should be powered on for at least one minute prior to starting this procedure. Fig. 17 Loop Bandwidth The loop bandwidth is dependant upon the internal PLL gain constants along with the loop filter components connected to pin 12. In addition, the impedance seen by the RVCO pin also influences the loop characteristics such that as the impedance drops, the loop gain increases. Applications Circuit 143Mb/s and 177 Mb/s using any R VCO0 pins Non - Temperature Compensated Resistor Values for 143 Mb/s and 177 Mb/s Figure 18 shows an application of the GS9005B in an adjustment free, multi-standard serial to parallel convertor. This circuit uses the GS9010A Automatic Tuning Subsystem IC and a GS9000B or GS9000S Decoder IC. The GS9005B may be replaced with a GS9015B Reclocker IC if cable equalization is not required. The GS9010A ATS eliminates the need to manually set or externally temperature compensate the Receiver or Reclocker VCO. The GS9010A can also determine whether the incoming data stream is 4ƒsc NTSC,4ƒsc PAL or component 4:2:2. The GS9010A includes a ramp generator/oscillator which repeatedly sweeps the Receiver VCO frequency over a set range until the system is correctly locked. An automatic fine tuning (AFT) loop maintains the VCO control voltage at it's centre point through continuous, long term adjustments of the VCO centre frequency. Monitor the loop filter voltage at the junction of the loop filter resistor and 10 nf loop filter capacitor (LOOP FILTER TEST POINT). Using the appropriate network shown above, the VCO frequency is set by first tuning the potentiometer so that the PLL loses lock at the low end (lowest loop filter voltage). The loop filter voltage is then slowly increased by adjusting the the potentiometer to determine the error free low limit of the capture range. Error free operation is determined by using a suitable CRC or EDH measurement method to obtain a stable signal with no errors. Record the loop filter voltage at this point as V CL. Now adjust the potentiometer so that the loop filter voltage is 250 mv above V CL. When an interruption to the incoming data stream is detected by the Receiver, the Carrier Detect goes LOW and opens the AFT loop in order to maintain the correct VCO frequency for a period of at least 2 seconds. This allows the Receiver to rapidly relock when the signal is reestablished. During normal operation, the GS9000B or GS9000S Decoder provides continuous HSYNC pulses which disable the ramp/oscillator of the GS9010A. This maintains the correct Receiver VCO frequency. 11 of 13 32466-1

Application Note - PCB Layout Special attention must be paid to component layout when designing high performance serial digital receivers. For background information on high speed circuit and layout design concepts, refer to Document No. 521-32-00, Optimizing Circuit and Layout Design of the GS90005A/15A. A recommended PCB layout can be found in the Gennum Application Note EB9010B Deserializer Evaluation Board. The use of a star grounding technique is required for the loop filter components of the GS9005B/15B. Controlled impedance PCB traces should be used for the differential clock and data interconnection between the GS9005B and the GS9000B or GS9000S. These differential traces must not pass over any ground plane discontinuities. A slot antenna is formed when a microstrip trace runs across a break in the ground plane. The series resistors at the parallel data output of the GS9000B or GS9000S are used to slow down the fast rise/fall time of the GS9000B or GS9000S outputs. These resistors should be placed as close as possible to the GS9000B or GS9000S output pins to minimize radiation from these pins. 5V D 5V 10µ 10µ INPUT GND 75 75 47p 47p All resistors in ohms, all capacitor in microfarads, all inductors in henries unless otherwise stated. (1) Typical value for input return loss matching REVISION NOTES New document. For latest product information, visit www.gennum.com (2) To reduce board space, the two anti-series 6.8µF capacitors (connected across pins 2 and 3 of the GS9010A) may be replaced with a 1.0 µf non-polarized capacitor provided that: (a) the 0.68 µf capacitor connected to the OSC pin (11) of the GS9010A is replaced with a 0.33 µf capacitor and 10µ ECL INPUT 5 6 7 VCC2 8 9 10 ƒ/2 11 VEE3 5.6p 22n (1) 113 (2) 10n STAR ROUTED (b) the GS9005B/15B Loop Filter Capacitor is 10nF. (3) Remove this potentiometer if P/N function is not required, and ground pin 16 of the GS9010A. (4) The GS9000B will operate to a maximum frequency of 370 Mbps. The GS9000S will operate to a maximum frequency of 300 Mbps. 4 3 2 1 28 27 26 VCC1 VEE1 AGC A/D VEE2 VCC4 LOOP RVCO0 RVCO1 RVCO2 EYEOUT RVCO3 VCC3 12 13 14 15 16 17 18 910 6.8µ (2) 6.8µ GS9005B 1.2k 1.2k 120 SWF 25 SDO 24 SDO 23 SCO 22 SCO 21 V SS1 CC SS0 20 CD 19 F GS9010A 1 2 3 4 3.3n 5 6 7 8 P/N OUT IN- COMP LF ƒ/2 SWF 16 STDT 15 14 CD 13 HSYNC 12 GND 11 OSC 10 DLY 9 FVCAP (3) 50k Fig. 18 Typical Application Circuit STANDARD TRUTH TABLE ƒ/2 P/N STANDARD 0 0 4:2:2-270 0 1 4:2:2-360 1 0 4ƒsc - NTSC 1 1 4ƒsc - PAL INPUT SELECTION SYNC WARNING FLAG HSYNC OUTPUT PARALLEL BIT 9 PARALLEL BIT 8 PARALLEL BIT 7 PARALLEL BIT 6 PARALLEL BIT 5 PARALLEL BIT 4 PARALLEL BIT 3 PARALLEL BIT 2 PARALLEL BIT 1 PARALLEL BIT 0 PARALLEL CLOCK OUT SYNC CORRECTION ENABLE DOCUMENT IDENTIFICATION PRODUCT PROPOSAL This data has been compiled for market investigation purposes only, and does not constitute an offer for sale. ADVANCE INFORMATION NOTE This product is in development phase and specifications are subject to change without notice. Gennum reserves the right to remove the product at any time. Listing the product does not constitute an offer for sale. PRELIMINARY The product is in a preproduction phase and specifications are subject to change without notice. SHEET The product is in production. Gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible. Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. Copyright July 2004 Gennum Corporation. All rights reserved. Printed in Canada. 82n 180n SWF (2) 0.68µ 4 3 2 1 28 27 26 25 5 PD7 24 6 PD6 23 7 SCI (4) PD5 22 8 GS9000B PD4 SCI 21 9 or GS9000S PD3 SS1 20 10 PD2 SS0 PD1 19 11 SST D D 12 13 14 15 16 17 18 D 3.3k 68k k 22n VSS SWF VSS HSYNC PD9 PD8 VSS VDD VDD SCE SWC PCLK PDO VDD 12 of 13 32466-1

GS9005B Package Outline Drawing REVISION NOTES November 2007 - Version 1 Added Package Outline Drawing (ECR #148311) For latest product information, visit www.gennum.com DOCUMENT IDENTIFICATION PRODUCT PROPOSAL This data has been compiled for market investigation purposes only, and does not constitute an offer for sale. ADVANCE INFORMATION NOTE This product is in development phase and specifications are subject to change without notice. Gennum reserves the right to remove the product at any time. Listing the product does not constitute an offer for sale. PRELIMINARY The product is in a preproduction phase and specifications are subject to change without notice. SHEET The product is in production. Gennum reserves the right to make changes at any time to improve reliability, function or design, in order to provide the best product possible. Gennum Corporation assumes no responsibility for the use of any circuits described herein and makes no representations that they are free from patent infringement. Copyright July 2004 Gennum Corporation. All rights reserved. Printed in Canada. 13 of 13 32466-1