Standard Products UT54ACTS220 Clock and Wait-State Generation Circuit. Datasheet November 2010

Similar documents
UT54ACS14E/UT54ACTS14E

UT54ACS86E Quadruple 2-Input Exclusive OR Gates January, 2018 Datasheet

UT54ACS164245SEI Schmitt CMOS 16-bit Bidirectional MultiPurpose Transceiver Datasheet

UT54ACS164245S/SE Schmitt CMOS 16-bit Bidirectional MultiPurpose Transceiver Datasheet

UT28F64 Radiation-Hardened 8K x 8 PROM Data Sheet

UT54ACS162245SLV Schmitt CMOS 16-bit Bidirectional MultiPurpose Low Voltage Transceiver Datasheet

UT54LVDS031 Quad Driver Data Sheet September,

UT54LVDS032 Quad Receiver Data Sheet September 2015

UT54LVDM031LV Low Voltage Bus-LVDS Quad Driver Data Sheet September, 2015

UT54LVDS032LV/E Low Voltage Quad Receiver Data Sheet October, 2017

Bus Switch UT54BS bit Bus Switch Released Datasheet Cobham.com/HiRel January 4, 2017

NOTE: This product has been replaced with UT28F256QLE or SMD device types 09 and 10.

UT9Q512K32E 16 Megabit Rad SRAM MCM Data Sheet June 25, 2010

UT32BS1X833 Matrix-D TM 32-Channel 1:8 Bus Switch October, 2018 Datasheet

UT54LVDM055LV Dual Driver and Receiver Data Sheet June, 2016

UT54LVDS032 Quad Receiver Advanced Data Sheet

Preliminary. Standard Products RadHard-by-Design RHD5928 Analog Multiplexer 8-Channel August 31, 2011 FEATURES

UT01VS50L Voltage Supervisor Data Sheet January 9,

Figure 1. Block Diagram. Cobham Semiconductor Solutions Cobham.com/HiRel - 1 -

Datasheet. Standard Products ACT Channel Analog Multiplexer Module Radiation Tolerant & ESD Protected

UT63M147 MIL-STD-1553A/B +5V Transceiver Datasheet January, 2018

Advanced. Standard Products RadHard-by-Design RHD5922 Analog Multiplexer 16-Channel, Sample-and-Hold March 8, 2011 FEATURES

Advanced. Standard Products RadHard-by-Design RHD5921 Analog Voltage Multiplexer 16-Channel, Buffered March 8, 2011

Preliminary. Aeroflex Plainview s Radiation Hardness Assurance Plan is DLA Certified to MIL-PRF-38534, Appendix G.

UT04VS50P Voltage Supervisor Data Sheet January 9, 2017

SPLVDS032RH. Quad LVDS Line Receiver with Extended Common Mode FEATURES DESCRIPTION PIN DIAGRAM. Preliminary Datasheet June

UT01VS33L Voltage Supervisor Data Sheet January 9, 2017

UT8Q512E 512K x 8 RadTol SRAM Data Sheet November 11, 2008

FEATURES INTRODUCTION

QS54/74FCT373T, 2373T. High-Speed CMOS Bus Interface 8-Bit Latches MDSL QUALITY SEMICONDUCTOR, INC. 1 DECEMBER 28, 1998

Aeroflex Plainview s Radiation Hardness Assurance Plan is DLA Certified to MIL-PRF-38534, Appendix G. ADJ. VOUT RH1086 Positive Regulator VIN

HMXCMP01 Radiation Hardened Comparator

UNISONIC TECHNOLOGIES CO., LTD CD4541

Standard Products ACT4469D Dual Variable Amplitude Transceiver for H009 Specification

Standard Products UT16MX110//111/112 Analog Multiplexer

54BCT245. Octal Buffers Transceiver FEATURES: DESCRIPTION: Logic Diagram

5V 128K X 8 HIGH SPEED CMOS SRAM

MM74HC14 Hex Inverting Schmitt Trigger

Standard Products ARX4404 & ARX4407 Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531 FEATURES

CBT bit 1-of-2 multiplexer/demultiplexer with precharged outputs and Schottky undershoot protection for live insertion

for MIL-STD-1553/1760 & SAE-AS November 5, 2008

Standard Products ARX4418 & ARX4417 Variable Amplitude Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531

INTEGRATED CIRCUITS. PCA9515 I 2 C bus repeater. Product data Supersedes data of 2002 Mar May 13

UNISONIC TECHNOLOGIES CO., LTD CD4069

54BCT244. Octal Buffers/Drivers. Memory DESCRIPTION: FEATURES: Logic Diagram

RHFAHC00. Rad-Hard, quad high speed NAND gate. Datasheet. Features. Applications. Description

INTEGRATED CIRCUITS. 74LVC00A Quad 2-input NAND gate. Product specification Supersedes data of 1997 Aug 11 IC24 Data Handbook.

CD4541BC Programmable Timer

UT7R995 & UT7R995C. The UT7R995 interfaces to a LVCMOS/LVTTL clock only. The UT7R995C interfaces to a quartz crystal oscillator only.

PIN CONNECTIONS

ACT4808N Dual Transceivers

54AC191 Up/Down Counter with Preset and Ripple Clock

Voltage Regulator VRG8669

54LVTH PRELIMINARY. 3.3V 16-Bit Transparent D-Type Latches. Memory DESCRIPTION: FEATURES: Logic Diagram

INTEGRATED CIRCUITS. 74F14 Hex inverter Schmitt trigger. Product specification Nov 26. IC15 Data Handbook

DATA SHEET. 74LVT V 32-bit edge-triggered D-type flip-flop; 3-state INTEGRATED CIRCUITS. Product specification Supersedes data of 2002 Mar 20

Standard Products ACT4418N Variable Amplitude Transceiver for MACAIR (A3818, A4905, A5232, A5690), MIL-STD-1553 & SAE-AS15531 FEATURES

CD54/74HC74, CD54/74HCT74

7545B. 12-Bit Buffered Multiplying Digital to Analog Converter FEATURES: DESCRIPTION: 7545B BLOCK DIAGRAM

MM74HC04 Hex Inverter

1Mb Ultra-Low Power Asynchronous CMOS SRAM. Features. Power Supply (Vcc) Operating Temperature A 0 -A 16 I/O 0 -I/O 7

CD74HC73, CD74HCT73. Dual J-K Flip-Flop with Reset Negative-Edge Trigger. Features. Description. Ordering Information. Pinout

HSTL bit to 18-bit HSTL to LVTTL memory address latch with 12 kohm pull-up resistor INTEGRATED CIRCUITS

INTEGRATED CIRCUITS. HSTL bit to 18-bit HSTL-to-LVTTL memory address latch. Product data 2001 Jun 16

28C256T. 256K EEPROM (32K x 8-Bit) Memory DESCRIPTION: FEATURES: Logic Diagram 28C256T. RAD-PAK radiation-hardened against natural space radiation

INTEGRATED CIRCUITS SSTV16857

ACT4480-DFI Dual Transceiver

INTEGRATED CIRCUITS. 74ABT32 Quad 2-input OR gate. Product specification 1995 Sep 22 IC23 Data Handbook

SSTVN bit 1:2 SSTL_2 registered buffer for DDR

LOCMOS (Local Oxidation CMOS) to DTL/TTL converter HIGH sink current for driving two TTL loads HIGH-to-LOW level logic conversion

CD74HC534, CD74HCT534, CD74HC564, CD74HCT564

74F5074 Synchronizing dual D-type flip-flop/clock driver

54LVTH PRELIMINARY. 3.3V 16-Bit Transparent D-Type Latches. Memory DESCRIPTION: FEATURES: Logic Diagram

for MIL-STD-1553/ October 20, 2004

74F50729 Synchronizing dual D-type flip-flop with edge-triggered set and reset with metastable immune characteristics

INTEGRATED CIRCUITS. PCA channel I 2 C hub. Product data Supersedes data of 2000 Dec 04 File under Integrated Circuits ICL03.

CBTS3306 Dual bus switch with Schottky diode clamping

INTEGRATED CIRCUITS. 74F164 8-bit serial-in parallel-out shift register. Product specification 1995 Sep 22 IC15 Data Handbook

54VCXH Low voltage CMOS 16-bit bus buffer (3-state non inverter) with 3.6 V tolerant inputs and outputs. Features.

HEF4049B-Q General description. 2. Features and benefits. 3. Applications. Hex inverting buffers

74ABT2244 Octal buffer/line driver with 30Ω series termination resistors (3-State)

MM5452/MM5453 Liquid Crystal Display Drivers

RIC74424H RADIATION HARDENED NON-INVERTING DUAL OUTPUT MOSFET DRIVERS PD Product Summary. Description

54LVTH V ABT16-Bit Transparent D-Type Latches DESCRIPTION: FEATURES: Logic Diagram 54LVTH16373

Memories ACT-D16M96S High Speed 16 x 96 Megabit 3.3V Synchronous DRAM Multichip Module Released Datasheet Cobham.com/HiRel 06/09/2017

LM219/LM319 Dual voltage comparator INTEGRATED CIRCUITS. Product data Supersedes data of 1994 Aug 31 File under Integrated Circuits, IC11 Handbook

CD54/74AC245, CD54/74ACT245

MM74HC132 Quad 2-Input NAND Schmitt Trigger

54AC00 54ACT00 Quad 2-Input NAND Gate

HSN Nuclear Event Detector FEATURES: DESCRIPTION: RADIATION HARDNESS CHARACTERISTICS: Logic Diagram

54FCT240 Octal Buffer/Line Driver with TRI-STATE Outputs

Dual precision monostable multivibrator

INTEGRATED CIRCUITS. 74F175A Quad D flip-flop. Product specification Supersedes data of 1996 Mar 12 IC15 Data Handbook.

SSTV V 13-bit to 26-bit SSTL_2 registered buffer for stacked DDR DIMM

74F194 4-bit bidirectional universal shift register

CD4047BC Low Power Monostable/Astable Multivibrator

INTEGRATED CIRCUITS. 74ABT273A Octal D-type flip-flop. Product specification 1995 Sep 06 IC23 Data Handbook

74F175*, 74F175A Quad D flip-flop INTEGRATED CIRCUITS. Product specification Mar 12. IC15 Data Handbook

Voltage Regulator VRG8666

Analog Products. RadHard-by-Design. From Aeroflex Plainview HiRel Off-the-Shelf Products. Quad Operational Amps. Quad Comparators. Analog Multiplexers

Transcription:

Standard Products UT54ACTS220 Clock and Wait-State Generation Circuit Datasheet November 2010 www.aeroflex.com/logic FEATURES 1.2μ CMOS - Latchup immune High speed Low power consumption Single 5 volt supply Available QML Q or V processes Flexible package - 14-pin DIP - 14-lead flatpack UT54ACTS220 - SMD 5962-96753 DESCRIPTION The UT54ACTS220 is designed to be a companion chip to UTMC s UT69151 SμMMIT family for the purpose of generating clock and wait-state signals. The device contains a divide by two circuit that accepts TTL input levels and drives CMOS output buffers. The chip accepts a 48MHz clock and generates a 24MHz clock. The 48MHz clock can have a duty cycle that varies by ± 20%. The UT54ACT220 generates a 24MHz clock with a ± 5% duty cycle variation. The wait-state circuit generates a single wait-state by delaying the falling edge of DTACK into the SμMMIT. The clock/timing device generates DTACK from the falling edge of input RCS which is synchronized by the falling edge of 24MHz. The SμMMIT drives inputs RCS and DMACK. The devices are characterized over full military temperature range of -55 C to +125 C. LOGIC SYMBOL MRST (10) S PINOUTS NC CLKIN NC 48MHz V SS NC CLKIN NC 48MHz V SS 14-Pin DIP Top View 1 14 2 13 3 12 4 11 5 10 6 9 7 8 14-Lead Flatpack Top View 1 14 2 13 3 12 4 11 5 10 6 9 7 8 V DD 24MHz DTACK TEST MRST RCS DMACK V DD 24MHz DTACK TEST MRST RCS DMACK 48MHz (6) CTR1 (13) 24MHz RCS DMACK (9) (8) 1D S SRG2 (12) DTACK (11) TEST CLKIN (4) (2) (3) Note: 1. Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. 1

PIN DESCRIPTION Pin Number Pin Name Description 2 Buffered version of CLKIN. 3 Inverted version of CLKIN. 4 CLKIN Clock Input. This signal can be any arbitrary signal that the user wishes to buffer. 6 48MHz 48MHz Clock. The 24MHz clock is created by dividing this signal by two. 8 DMACK DMA Acknowledge. This input is generated by the SμMMIT. When high, this signal will cause DTACK output to be forced high. 9 RCS RAM Chip Select. This input is generated by the SμMMIT. 10 MRST Master Reset. This input can be used to preset 24MHz, DTACK and TEST. For normal operation tie MRST to V DD through a resistor. 11 TEST Test output signal. 12 DTACK Data Transfer Acknowledge. This signal can be used to drive the DTACK signal of the SμMMIT if the user requires one wait state during the memory transfer. 13 24MHz 24MHz Clock. This output runs at half the frequency of the 48MHz input. The falling edge of 24MHz is the signal that latches the DTACK outputs. 24MHz is forced high whenever MRST is low. Properly loaded, 24MHz will have a 50% duty cycle ± 5%. FUNCTIONAL TIMING: Single SμMMIT Wait-State For both read and write memory cycles, DTACK is an input to the SμMMIT E and SμMMIT LXE/DXE. A non-wait state memory requires two clock cycles, T 1 and T 2 of figure 1. For accessing slower memory devices, the UT54ACTS220 holds DTACK to a logical 1. This results in the stretching of memory cycles by one clock to three clock cycles, T W of figure 1. The SμMMIT E and SμMMIT LXE/DXE samples the DTACK on the rising edge of the 24 MHz clock. If DTACK is not generated before the rising edge of the clock, the SμMMIT E and SμMMIT LXE/DXE extends the memory cycle. 48MHz 24MHz T W T 1 T 2 DMACK RCS DTACK Figure 1. Functional Timing 2

LOGIC DIAGRAM 24MHz D Q D Q DTACK 48MHz MRST CK Q RST CK Q PRE D Q TEST RCS CK Q PRE DMACK CLKIN 3

OPERATIONAL ENVIRONMENT Notes: 1. Device storage elements are immune to SEU affects. 2. Not tested, inherent of CMOS technology. ABSOLUTE MAXIMUM RATINGS PARAMETER LIMIT UNITS Total Dose 1.0E6 rad(si) SEU Threshold 1 80 MeV-cm 2 /mg SEL Threshold >120 MeV-cm 2 /mg Neutron Fluence 2 1.0E14 n/cm 2 SYMBOL PARAMETER LIMIT UNITS V DD Supply voltage -0.3 to 7.0 V V I/O Voltage any pin -0.3 to V DD +0.3 V T STG Storage Temperature range -65 to +150 C T J Maximum junction temperature +175 C T LS Lead temperature (soldering 5 seconds) +300 C Θ JC Thermal resistance junction to case 20 C/W I I DC input current ±10 ma P D Maximum power dissipation 1 W Note: 1.Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. RECOMMENDED OPERATING CONDITIONS SYMBOL PARAMETER LIMIT UNITS V DD Supply voltage 4.5 to 5.5 V V IN Input voltage any pin 0 to V DD V T C Temperature range -55 to + 125 C 48MHz Duty Cycle 50 ± 20% MHz 4

DC ELECTRICAL CHARACTERISTICS 7 (V DD = 5.0V ±10%; V SS = 0V 6, -55 C < T C < +125 C); Unless otherwise noted, Tc is per the temperature range ordered. SYMBOL PARAMETER CONDITION MIN MAX UNIT V IL Low-level input voltage 1 TTL 0.8 V V IH High-level input voltage 1 I IN TTL 2.25 V Input leakage current TTL V OL1 Low-level output voltage 3 Except / V OH1 High-level output voltage 3 V OL2 V OH2 Except / V DD = 5.5V V IN = V DD or V SS -1 1 μa I OL = 8mA, V DD = 4.5V I OL = 100μA I OH = -8mA, V DD = 4.5V 3.15 / Low-level output I OL = 100μA 0.25 voltage 3 / High-level output voltage 3 I OH = -100μA 4.25 I OS Short-circuit output current 2,4 V O = V DD and V SS V DD = 5.5V 0.4 0.25 V V V V +300 ma I OL1 Output current 10 (Sink), Except / I OH1 Output current 10 (Source), Except / I OL2 / output current 10 (Sink) V IN = V DD or V SS V OL = 0.4V V IN = V DD or V SS V OH = V DD - 0.4V V IN = V DD or V SS V OL = 0.4V 8 ma -8 ma 12 ma I OH2 / output current 10 V IN = V DD or V SS (Source) V OH = V DD - 0.4V I IH Input current high V IN = V DD or V SS -12 ma +1.0 μa V IN = 5.5V I IL Input current low V IN = V DD or V SS -1.0 μa V IN = V SS P total Power dissipation 2, 8, 9 C L = 50pF 1.0 mw/ MHz I DDQ Quiescent Supply Current V DD = 5.5V V IN = V DD or V SS 10 μa 5

SYMBOL PARAMETER CONDITION MIN MAX UNIT ΔI DDQ Quiescent Supply Current Delta For input under test V IN = V DD - 2.1V For all other inputs V IN = V DD or V SS V DD = 5.5V 1.6 ma C IN Input capacitance 5 ƒ = 1MHz @ 0V 15 pf C OUT Output capacitance 5 ƒ = 1MHz @ 0V 15 pf Notes: 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: V IH = V IH (min) + 20%, - 0%; V IL = V IL (max) + 0%, - 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to V IH (min) and V IL (max). 2. Supplied as a design limit but not guaranteed or tested. 3. Per MIL-PRF-38535, for current density 5.0E5 amps/cm 2, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pf/mhz. 4. Not more than one output may be shorted at a time for maximum duration of one second. 5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V SS at frequency of 1MHz and a signal amplitude of 50mV rms maximum. 6. Maximum allowable relative shift equals 50mV. 7. All specifications valid for radiation dose 1E6 rads(si). 8. Power does not include power contribution of any TTL output sink current. 9. Power dissipation specified per switching output. 10. This value is guaranteed based on characterization data, but not tested. 6

AC ELECTRICAL DIAGRAM 48MHz 24MHz T 1 T W T W T 2 RCS t SUR DTACK t SU t H CLKIN or t PHL or t PLH 7

AC ELECTRICAL CHARACTERISTICS 2 (V DD = 5.0V ±10%; V SS = 0V 1, -55 C < T C < +125 C); Unless otherwise noted, Tc is per the temperature range ordered. SYMBOL PARAMETER MINIMUM MAXIMUM UNIT t PHL 1 48MHz to 24MHz 0 15 ns t PLH 1 48MHz to 24MHz 0 15 ns t PHL 2 24MHz to DTACK 0 7 ns t PLH 2 24MHz to DTACK 0 6 ns t PLH 3 DMACK to DTACK 3 16 ns t PLH 4 MRST to 24MHz, DTACK 3 16 ns t PHL 5 CLKIN to 0 11 ns t PLH 5 CLKIN to 0 11 ns t PHL 6 CLKIN to 0 11 ns t PLH 6 CLKIN to 0 11 ns t SU 3 DTACK to 24MHz, setup time 12 ns t H 3 24MHz to DTACK, hold time 20 ns t SUR Setup time from RCS to 24MHz 7 ns t WM MRST pulse width low 5 ns t WC CLKIN pulse width 12 ns f MAX Maximum CLKIN frequency 40 MHz Notes: 1. Maximum allowable relative shift equals 50mV. 2. All specifications valid for radiation dose 1E6 rads(si). 3. Guaranteed by design but not tested. 8

PACKAGING Side-Brazed Packages 9

FLATPACK PACKAGES 10

UT54ACTS220: SMD 5962 * ***** ** * * * Lead Finish: (Notes 1 & 2) A = Solder C = Gold X = Optional Package Type: X = 14-lead ceramic bottom-brazed dual-in-line Flatpack C = 14-lead ceramic side-brazed dip Class Designator: Q = QML Class Q V = QML Class V Device Type: 01 Drawing Number: 96753 = UT54ACTS220 Total Dose: (Notes 3 & 4) R = 1E5 rads(si) F = 3E5 rads(si) G = 5E5 rads(si) H = 1E6 rads(si) Notes: 1. Lead finish (A,C, or X) must be specified. 2. If an X is specified when ordering, part marking will match the lead finish and will be either A (solder) or C (gold). 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory. 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(si) or 1E6 rads(si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(si), 3E5 rads(si), and 5E5 rads(si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A. 11

Aeroflex Colorado Springs - Datasheet Definition Advanced Datasheet - Product In Development Preliminary Datasheet - Shipping Prototype Datasheet - Shipping QML & Reduced Hi-Rel COLORADO Toll Free: 800-645-8862 Fax: 719-594-8468 SE AND MID-ATLANTIC Tel: 321-951-4164 Fax: 321-951-4254 INTERNATIONAL Tel: 805-778-9229 Fax: 805-778-1980 WEST COAST Tel: 949-362-2260 Fax: 949-362-2266 NORTHEAST Tel: 603-888-3975 Fax: 603-888-4585 CENTRAL Tel: 719-594-8017 Fax: 719-594-8468 www.aeroflex.com info-ams@aeroflex.com Aeroflex UTMC Microelectronic Systems Inc. (Aeroflex) reserves the right to make changes to any products and services herein at any time without notice. Consult Aeroflex or an authorized sales representative to verify that the information in this data sheet is current before using this product. Aeroflex does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by Aeroflex; nor does the purchase, lease, or use of a product or service from Aeroflex convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of Aeroflex or of third parties. Our passion for performance is defined by three attributes represented by these three icons: solution-minded, performance-driven and customer-focused 12