Engineer To Engineer Note

Similar documents
Engineer-to-Engineer Note

Application Note. Differential Amplifier

Exercise 1-1. The Sine Wave EXERCISE OBJECTIVE DISCUSSION OUTLINE. Relationship between a rotating phasor and a sine wave DISCUSSION

Experiment 3: Non-Ideal Operational Amplifiers

Experiment 3: Non-Ideal Operational Amplifiers

Synchronous Machine Parameter Measurement

University of North Carolina-Charlotte Department of Electrical and Computer Engineering ECGR 4143/5195 Electrical Machinery Fall 2009

ABB STOTZ-KONTAKT. ABB i-bus EIB Current Module SM/S Intelligent Installation Systems. User Manual SM/S In = 16 A AC Un = 230 V AC

Understanding Basic Analog Ideal Op Amps

Module 9. DC Machines. Version 2 EE IIT, Kharagpur

Synchronous Machine Parameter Measurement

Synchronous Generator Line Synchronization

(CATALYST GROUP) B"sic Electric"l Engineering

Electronic Circuits I - Tutorial 03 Diode Applications I

EET 438a Automatic Control Systems Technology Laboratory 5 Control of a Separately Excited DC Machine

MAXIMUM FLOWS IN FUZZY NETWORKS WITH FUNNEL-SHAPED NODES

CHAPTER 2 LITERATURE STUDY

ECE 274 Digital Logic. Digital Design. Datapath Components Shifters, Comparators, Counters, Multipliers Digital Design

Compared to generators DC MOTORS. Back e.m.f. Back e.m.f. Example. Example. The construction of a d.c. motor is the same as a d.c. generator.

Homework #1 due Monday at 6pm. White drop box in Student Lounge on the second floor of Cory. Tuesday labs cancelled next week

The Discussion of this exercise covers the following points:

MEASURE THE CHARACTERISTIC CURVES RELEVANT TO AN NPN TRANSISTOR

Joanna Towler, Roading Engineer, Professional Services, NZTA National Office Dave Bates, Operations Manager, NZTA National Office

Discontinued AN6262N, AN6263N. (planed maintenance type, maintenance type, planed discontinued typed, discontinued type)

Passive and Active Hybrid Integrated EMI Filters

Design And Implementation Of Luo Converter For Electric Vehicle Applications

Kirchhoff s Rules. Kirchhoff s Laws. Kirchhoff s Rules. Kirchhoff s Laws. Practice. Understanding SPH4UW. Kirchhoff s Voltage Rule (KVR):

5 I. T cu2. T use in modem computing systems, it is desirable to. A Comparison of Half-Bridge Resonant Converter Topologies

Engineer-to-Engineer Note

REVIEW QUESTIONS. Figure For Review Question Figure For Review Question Figure For Review Question 10.2.

A Novel Back EMF Zero Crossing Detection of Brushless DC Motor Based on PWM

Array chip resistors size ARC241/ARC242 ARV241/ARV242

ZTR250 ZTR500 FIXED 2.5 AND 5 VOLT 3-TERMINAL VOLTAGE REFERENCES ISSUE 4 - MARCH 1998 DEVICE DESCRIPTION FEATURES APPLICATIONS SCHEMATIC DIAGRAM

Safety Relay Unit. Main contacts Auxiliary contact Number of input channels Rated voltage Model Category. possible 24 VAC/VDC G9SA-501.

Engineer-to-Engineer Note

Regular InGaAs Photodiodes IG17-Series

TUTORIAL Electric Machine Modeling

V O = a(v I - V B ) (EQ. 10) V B = V O Z 1 / (Z 1 + Z 2 ), I B = 0 (EQ. 11) V O = av I - az 1 V O / (Z 1 + Z 2 ) (EQ. 12)

Engineering: Elec 3509 Electronics II Instructor: Prof. Calvin Plett,

(1) Non-linear system

A Development of Earthing-Resistance-Estimation Instrument

Three-Phase Synchronous Machines The synchronous machine can be used to operate as: 1. Synchronous motors 2. Synchronous generators (Alternator)

Simulation of Transformer Based Z-Source Inverter to Obtain High Voltage Boost Ability

TYPE N AND ON CARRIER REPEATERS-REPEATERED NIA HIGH-LOW TRANSISTORIZED REPEATER CONTENTS PAGE 1. GENERAL This section describes the physical and

Extended InGaAs Photodiodes IG26-Series

Lab 8. Speed Control of a D.C. motor. The Motor Drive

Experiment 3: The research of Thevenin theorem

Soft switched DC-DC PWM Converters

CHAPTER 3 AMPLIFIER DESIGN TECHNIQUES

METHOD OF LOCATION USING SIGNALS OF UNKNOWN ORIGIN. Inventor: Brian L. Baskin

ISSCC 2006 / SESSION 21 / ADVANCED CLOCKING, LOGIC AND SIGNALING TECHNIQUES / 21.5

2N6071A/B Series. Silicon Bidirectional Thyristors TRIACS 4.0 A RMS, V

Lecture 16: Four Quadrant operation of DC Drive (or) TYPE E Four Quadrant chopper Fed Drive: Operation

DESIGN OF CONTINUOUS LAG COMPENSATORS

2N6071A/B Series. Sensitive Gate Triacs. Silicon Bidirectional Thyristors TRIACS 4.0 A RMS, V

Passive and Active DC Breakers in the Three Gorges-Changzhou HVDC Project

Math Circles Finite Automata Question Sheet 3 (Solutions)

Example. Check that the Jacobian of the transformation to spherical coordinates is

OPERATING INSTRUCTION

TOP VIEW 4 C BLOCK. Maxim Integrated Products 1

Study on SLT calibration method of 2-port waveguide DUT

CS 135: Computer Architecture I. Boolean Algebra. Basic Logic Gates

Section Thyristor converter driven DC motor drive

Alternating-Current Circuits

Geometric quantities for polar curves

Products no longer available

Series AE W PFC INDUSTRIAL POWER SUPPLY

Direct AC Generation from Solar Cell Arrays

CAL. NX15 DUO-DISPLAY QUARTZ

NEW METHOD FOR THE STATE EVALUATION OF THE ZERO-SEQUENCE SYSTEM

Modeling of Conduction and Switching Losses in Three-Phase Asymmetric Multi-Level Cascaded Inverter

SOLVING TRIANGLES USING THE SINE AND COSINE RULES

Postprint. This is the accepted version of a paper presented at IEEE PES General Meeting.

ECE 274 Digital Logic Fall 2009 Digital Design

Experiment 8 Series DC Motor (II)

Spiral Tilings with C-curves

JUMO Wtrans B Programmable Head Transmitter with Radio Transmission

NP10 DIGITAL MULTIMETER Functions and features of the multimeter:

Mixed CMOS PTL Adders

This is a repository copy of Effect of power state on absorption cross section of personal computer components.

DYE SOLUBILITY IN SUPERCRITICAL CARBON DIOXIDE FLUID

Lecture 20. Intro to line integrals. Dan Nichols MATH 233, Spring 2018 University of Massachusetts.

PB-735 HD DP. Industrial Line. Automatic punch and bind machine for books and calendars

Section 17.2: Line Integrals. 1 Objectives. 2 Assignments. 3 Maple Commands. 1. Compute line integrals in IR 2 and IR Read Section 17.

10.4 AREAS AND LENGTHS IN POLAR COORDINATES

Polar Coordinates. July 30, 2014

Substrate Integrated Evanescent Filters Employing Coaxial Stubs

Three-Phase NPC Inverter Using Three-Phase Coupled Inductor

Algorithms for Memory Hierarchies Lecture 14

Ultra Low Cost ACCELEROMETER

Multi-beam antennas in a broadband wireless access system

Rectangular type APS-10 to 15 Series

Design and Modeling of Substrate Integrated Waveguide based Antenna to Study the Effect of Different Dielectric Materials

Robustness Analysis of Pulse Width Modulation Control of Motor Speed

& Y Connected resistors, Light emitting diode.

Radar Altimeter TRANS / REC ( RADAR) APN-117? Made by STC (UK) in 1966

How to remove BRNS/BRFS series from a PWB

Exponential-Hyperbolic Model for Actual Operating Conditions of Three Phase Arc Furnaces

SGM4582 High Voltage, CMOS Analog Multiplexer

9.4. ; 65. A family of curves has polar equations. ; 66. The astronomer Giovanni Cassini ( ) studied the family of curves with polar equations

Transcription:

Engineer To Engineer Note EE-68 Technicl Notes on using Anlog Devices' DSP components nd development tools Contct our technicl support by phone: (800) ANALOG-D or e-mil: dsp.support@nlog.com Or visit our on-line resources http://www.nlog.com/dsp nd http://www.nlog.com/dsp/ezanswers Using Third Overtone Crystls with the ADSP-8x DSP Contributed by Lrry Hurst August 8, 00 Introduction DSPs frequently require n input clock frequency (CLKIN) tht is over 35MHz. Unfortuntely fundmentl mode crystls over 35MHz re not populr nd tend to be expensive nd frgile. Pckged clock oscilltors cost considerbly more thn crystl so, for some pplictions, using 3 rd overtone (3 rd OT) crystl my be sensible choice. While the current trend is to incorporte PLL frequency multipliction into the DSP, using low frequency input clock to generte internl core clocks of severl hundred MHz, there re still occsions when it might be useful to consider using 3 rd OT crystl. This note discusses using redily vilble 3 rd overtone crystls, t frequencies over 35MHz, with the ADSP-8x fmily of DSPs. A design procedure is developed for clculting the optimum vlues for the support components. This procedure cn be extended to CODECs nd other pplictions requiring input clocks over 35MHz. Cutionry Note There re number of cutions tht should be noted when deciding to use 3 rd OT crystl oscilltor. First, 3 rd OT crystl normlly hs higher ESR, typiclly more thn twice tht of fundmentl mode crystl t the sme frequency. Second, 3 rd OT crystl hs lower ctivity, (i.e. requires higher minimum drive level to strt relibly). For these resons, extr cre should be tken when designing 3 rd OT crystl oscilltors nd creful testing should be performed over temperture, voltge nd with representtive btch of crystls to ensure tht ll prts operte relibly. Note tht there is often no indiction, mrked on the crystl pckge, to show tht crystl is intended for 3 rd OT opertion verses fundmentl mode opertion. Cre should be tken to determine this informtion. If crystl is used in trditionl (two cpcitor fundmentl mode circuit) ppers to be oscillting t pproximtely one third of the frequency mrked on it s pckge, it is very likely tht it is intended for 3 rd OT opertion. Design Method When 3 rd OT crystl is chosen, two dditionl circuit components must be dded to the trditionl prllel, or fundmentl mode circuit, to force oscilltion t the overtone frequency mrked on the crystl. The dded components consist of series inductor nd cpcitor s shown in Figure. If L nd C 3 re not dded to the circuit, the crystl will oscillte t its fundmentl frequency, which is pproximtely one third of the desired overtone frequency. Copyright 00, Anlog Devices, Inc. All rights reserved. Anlog Devices ssumes no responsibility for customer product design or the use or ppliction of customers products or for ny infringements of ptents or rights of others which my result from Anlog Devices ssistnce. All trdemrks nd logos re property of their respective holders. Informtion furnished by Anlog Devices Applictions nd Development Tools Engineers is believed to be ccurte nd relible, however no responsibility is ssumed by Anlog Devices regrding the technicl ccurcy nd topiclity of the content provided in ll Anlog Devices Engineer-to-Engineer Notes.

ADSP-8x-/L/M/N DSP V DDINT 8 GND 7 C 4-5V L3.3V M.5V N.8V GND C IN C FB CLKIN XTAL 3 4 C IS C IS, C FBS, C OS ARE STRAY CAPACITANCES Y R FB C FBS C OUT C OS L C C C 3 6 CLKOUT V DDEXT 5 GND 7 C 5 COMPONENTS ADDED FOR 3 RD OT OSCILLATOR -5V L3.3V M.5-3.3V N.8-3.3V Figure : Schemtic of 3rd Overtone Crystl Oscilltor Note tht the three cpcitors, C, C nd C 3, must be RF types with low loss dielectrics t the frequencies being used. Exmples of cpcitors with suitble dielectrics include silver mic, polystyrene nd cermic NP0. The inductor, L, must lso be chosen for low RF losses (i.e. high Q ). At these frequencies nd inductnce vlues this usully mens n ir core type, lthough there re some inductors tht use specil formultions of iron dust nd/or ferrites tht result in high Q. As guide, look for n inductor with Q greter thn 30, DC resistnce less thn.0ω nd selfresonnt frequency (SRF) greter thn 0MHz. The crystl s lod cpcitnce (C L ) is required to ensure the crystl opertes t the lbeled frequency nd will be specified by the crystl mnufcturer. This is usully stndrd vlue nd 8pF is very common. It is up to the engineer to choose the correct vlues for C, C, C 3 nd L in conjunction with the mplifier nd stry PCB cpcitnce, to provide the correct lod cpcitnce, C L. C nd C will usully be between 0pF nd 70pF. C 3 is only required for blocking DC current tht would otherwise lod the output of the oscilltor. Its vlue is not criticl nd vlue of nf NP0 should be stisfctory. The inductor, L, is chosen to resonte with C nd the stry output cpcitnce t frequency f R ⅔ of the 3 rd OT frequency, f OT. This provides the correct loding rectnce for the crystl nd closed loop phse reltionship to strt nd mintin oscilltion. In ddition, the prllel combintion of L nd C must provide n effective cpcitnce, C EFF t the 3 rd OT frequency, f OT, to correctly lod the crystl. We hve the following two equtions with two unknown vlues, L nd C f R f 3 OT X π X ( C + C + C OUT OS ) L Eqution C L @ fot, XC Eqution EFF XC + X L πfotc EFF EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge of

where f R is the ctul resonnt frequency of L combined with the totl output cpcitnce, C, C OUT nd C OS. Note tht C is the ctul cpcitor vlue used while C EFF is the effective cpcitnce t f OT due to the prllel combintion of C nd L. The rectnce of C 3 is smll enough to be ignored. Similrly the contributions of the feedbck cpcitnces, C FB nd C FBS, re very smll nd cn be ignored in determining the required vlues of C nd L. With some simple rithmetic mnipultion we hve the resulting design equtions for C nd L C L 4ω 9C EFF OT + 4 5 Eqution 3 ( C + C ) OUT OS ( C + C + C ) EFF 5 OUT OS Exmple: Determining Externl Lod Cpcitors, C, C nd Inductor L Assume mnufcturer specifies 37.5MHz 3 rd OT crystl with lod cpcitnce, C L 8pF. For the ADSP-8xM/N oscilltor mplifier, typicl vlues re C IN 5pF, C OUT 7pF nd C FB pf. For the PCB stry cpcitnces, ssume C IS pf, C OS 3pF nd C FBS pf. These re ll resonble pproximtions nd, in prctice, couple of pf either wy will not mke much difference. To clculte the equivlent cpcitnce cross the crystl, first note tht the input nd output cpcitnces re effectively in series. C AT : Therefore, the mplifier totl cpcitnce, C AT C FB + C IN C OUT /(C IN + C OUT ) [+ 5 7/(5 + 7)] 4pF Eqution 4 For the PCB totl cpcitnce, C PCBT : where: ω OT πf OT C PCBT C FBS + C IS C OS /(C IS + C OS ) Summrizing, the crystl mnufcturer will specify totl lod cpcitnce for the crystl. This is the TOTAL vlue of cpcitnce tht must pper cross the two terminls of the crystl for the operting frequency to be within the specified tolernce of the vlue stmped on the pckge. The totl cpcitnce is usully clled the lod cpcitnce, C L, nd will consist of the mplifier input cpcitnce, C IN, feedbck cpcitnce, C FB nd output cpcitnce, C OUT. Added to these is the PCB stry cpcitnces, C IS, C FBS nd C OS. Finlly we hve to dd the externl cpcitors C nd the prllel combintion of C nd L. [ + 3/( + 3)] pf Therefore, totl Amplifier nd PCB stry cpcitnce, C ST : C ST C AT + C PCBT 6pF The totl lod cpcitnce is specified by the crystl mnufcturer. In this cse, C L 8pF. We hve 6pF provided by the mplifier in the DSP nd stry PCB cpcitnce, s noted bove. Hence we hve to dd nother pf in prllel to mke totl of 8pF. This cpcitnce is provided by C nd the combintion of C in prllel with L. EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 3 of

NOTE: It is most common to mke C nd C equl, nd, since they re in series cross the crystl, the resulting vlues for C nd C EFF will ech be 4pF, the series combintion mking the pf required to mke-up the specified totl lod cpcitnce. NOTE tht this sleight of hnd introduction of cpcitnce C EFF in plce of C which is the effective cpcitnce of the prllel combintion of C nd L required to mke 4pF t the 3 rd OT frequency. At this point we hve determined the vlue of C - in this exmple, C 4pF 66. 0-9 H L 66.nH Checking Clculted Vlues To check the effective cpcitnce of the C //L combintion t f OT, we cn use the expression; C EFF which simplifies to; + jωl jωc jω jωl jωc From the design equtions, 3 & 4, we cn determine the vlues of C & L, C EFF C ω L C C 9 EFF + 4 5 ( C + C ) OUT OS Substituting vlues; C [9*4 + 4(7+3)]/5 5.pF C EFF 5.pF /(π37.5e6) 66.E-9 C EFF 4pF C 5.pF Also, knowing the required crystl overtone frequency, ω OT πf OT π 37.5MHz; Also, to confirm the frequency of resonnce, from eqution ; f r /[π {(5.pF + 7pF + 5pF)66.nH}] f r 5.0MHz f OT /3 L 4ω OT ( C + C + C ) EFF 5 OUT L 5/[4(π37.5 0E6) (4+7+5)0E-] OS So ll the clcultions look good. Using preferred vlues, we cn complete our design s shown in Figure. (See Appendix A for detiled component list) EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 4 of

ADSP-8x DSP C FB 8 V DDINT +.5V 7 C GND 4 GND C IN CLKIN XTAL 3 4 C IS R FB C FBS C OUT C OS 6 CLKOUT 5 V DDEXT +3.3V 7 C GND 5 C pf Y 37.5MHz 3 RD OT C 56pF L 680nH C 3 nf Figure : 37.5MHz, 3rd Overtone Crystl Oscilltor Test Results A totl of 5, 37.5MHz 3rd OT crystls were tested from three different btches. A second test of three different btches of five, 40MHz 3 rd OT crystls were tested using the sme circuit component vlues s for the 37.5MHz crystls. Finlly, third test of three 34MHz 3 rd OT crystls were tested. All tests were performed on n ADSP-89M EZ-KIT LITE evlution bord. The results re tbulted in Appendix B. Note especilly tht ll crystls re oscillting within the ±50ppm (±875Hz for 37.5MHz) frequency tolernce specified by the crystl mnufcturer. The worst-cse devition is within 5ppm. The mnufcturer s test sheet shows the verge operting frequency is bove 37.5MHz by +9.8Hz. Checking the verge for our ppliction shows the frequency to be high by 9Hz. This error would normlly be considered insignificnt nd could be ignored. The difference between the mnufcturer s mesured verge frequency nd our ppliction is 6Hz. If it is desired to trim (reduce) the operting frequency, we could increse the lod cpcitnce using the Pullbility Eqution to estimte the dditionl lod cpcitnce required. where This eqution is given by CLC f f ( C + C ) Crystl Lod Cpcitnce 0 C L C 0, C Crystl Cpcitnce Prmeters Using the verge crystl prmeters from Appendix C, the verge pullbility of the 37.5MHz crystls is 30Hz/pF. Hence by incresing the lod cpcitnce C L by 6Hz/30Hz/pF 8.75pF, the men frequency should be close to the mnufcturer s quoted mesurements. No ttempt ws mde to verify this mesurement s the operting frequency ws L Hz EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 5 of

lredy well within the mnufcturer s specifictions for ll prts. A check of voltge t the input to the crystl network shows the drive voltge to be pproximtely.5vpp or just under Vrms. Lcking the instruments to mesure crystl current, Spice simultion ws run, using the typicl crystl prmeters t the operting frequency. This showed current through R (pproximting the crystl ESR) of pproximtely.ma. From the reltion I R, where the crystl resistnce is tken to be 65Ω, the crystl drive power is estimted to be greter thn 93µW, which is considered sufficient to ensure oscilltion. Strtup times for severl 37.5 nd 40MHz crystls were checked nd rnged from minimum of ms up to mximum of 35ms. Design Omissions At this point it is useful to consider wht hs been ignored. The most importnt design considertions, ignored up till now, re the loop gin nd the crystl drive level. The design process should im for n overll loop gin (t zero degrees) of t lest +0dB. While n mplifier gin of +30dB my seem sufficient, the crystl feedbck network (including the source resistnce of the mplifier) my hve n ttenution of more thn +0dB, thus reducing the gin mrgin. The loop gin is determined, in prt, by the internl mplifier nd is not something we hve control over. We cn minimize losses in the externl feedbck network by using high-q RF cpcitors nd inductors nd keeping ll led lengths nd PCB trces very short. Using crystls with the lowest possible equivlent series resistnce (ESR) is lso good ide. The crystl drive level is usully mesured in microwtts (µw) nd third overtone crystls require higher minimum drive level thn fundmentl mode crystls t the sme frequency. This is prmeter tht is difficult to mesure nd outside the scope of this pper. While the mnufcturer specifies the mximum crystl drive level, typiclly 500µW to mw, the minimum drive level is usully not mentioned. This is unfortunte s it is one of the resons why some 3 rd OT crystl oscilltors fil intermittently. Below certin minimum drive level, crystl my not strt, or will strt nd then stop intermittently. The problem hs been excerbted with the trend to lower operting voltges for the mplifier. At V DDEXT 3.3V, the vilble c signl is bout hlf the mplitude obtined with 5V supply. This reduces the crystl drive to level to 5% of 5V system. The crystl drive level should be mesured nd confirmed, if the fcility is vilble. If possible, crystls should be selected with n ESR less thn 50Ω. Extensive testing for strtup relibility should be done to ensure opertion for the limits of temperture, voltge nd production tolernces. Appliction Notes At RF frequencies, cre must be tken to bsolutely minimize trce nd led lengths. Also, ground plne is strongly recommended to ensure stbility nd reduce EMI. All DSP power pins should be bypssed to the ground plne with 0nF nd/or 00nF surfce mount cpcitors, right t the pins. Other oscilltors on the sme PCB should be physiclly seprted nd crefully decoupled to prevent mutul interction vi common power supply impednces. Filure to do this cn lso increse clock jitter. The ground connections for cpcitors C..5 should be connected to the ground plne with the shortest possible trces. The mplifier s ground pin(s) should be connected directly to the ground plne vi without trce. EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 6 of

The ctul frequency of oscilltion should be within the mnufcturer s specified tolernce of the frequency mrked on the crystl pckge. This is usully quoted by the mnufcturer, in ppm. Typicl tolernces re ±50 or ±00ppm. At 37.5MHz tolernce of ±50ppm is ±875Hz. If n ccurte frequency counter is vilble, this should be confirmed, however, llownce should be mde for the extr lod impednce of the counter probe, unless the DSP hs buffered mesurement point (e.g. CLKOUT). If the operting frequency were outside this tolernce bnd it would indicte tht the totl lod cpcitnce is in error or there is some other serious problem. Some crystl mnufcturers will quote figure clled the pullbility of the crystl, usully in ppm/pf or Hz/pF. A typicl figure is bout 30Hz/pF (see Appendix C, prmeter P ). This shows tht n error of few pf hs only smll effect on the operting frequency. It ws mentioned erlier tht the two externl lod cpcitors, C nd C EFF, re normlly equl vlues. It is possible to chnge the rtio of these two cpcitors while mintining the sme totl lod cpcitnce. This is sometimes done to increse or decrese the feedbck rtio nd chnge the behvior of the oscilltor. The objective might be to increse strt-up speed with low gin mplifier or improve stbility if the mplifier gin is too high. These re not common requirements nd re beyond the scope of this pper. 5 th nd Higher Overtone Crystls The sme principles described in this note pply to using 5 th overtone nd higher-order crystls. The prllel circuit consisting of C, L nd the stry output cpcitnce should be chosen to resonte hlfwy between the chosen overtone frequency nd the next lowest overtone. For 5 th OT crystl, this would require f R ⅘ of the 5 th OT frequency, f OT. It is still necessry to provide the mnufcturer s specified lod cpcitnce cross the crystl nd provide the correct network phse nd gin conditions to initite nd support oscilltion only t the chosen overtone. Note tht the circuit becomes more criticl of component tolernces s the overtone order increses, nd 5 th order opertion, nd higher, is not recommended for production pplictions. For clock frequencies up to 75MHz, it should not be necessry to use 5 th OT mode crystls. Appendix A Components for the Exmple 37.5MHz 3 rd Overtone Test Circuit Ref Designto r Description Pckge Mnufcture r Prt Number C pf, ±5%, 50V, NP0 SMD 0603 Pnsonic ECJ-VCH0J C 56pF, ±5%, 50V, NP0 SMD 0603 Pnsonic ECJ-VCH560J C3 nf, ±5%, 50V, NP0 SMD 0603 Pnsonic ECJ-VCH0J L 680nH, ±0%, Q min 40, DCR<0.6Ω, SRF min 75MHz SMD 008 API Delevn 008-68K Y 37.5MHz, 3rdOT Crystl Crdinl CSM-ABC- 00-37.5D8-3 EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 7 of

Appendix B: 3 rd OT Crystl Test Results ADSP-89M EZ-KIT. 3rd OT Crystl Oscilltor Frequency Mesurements Tests on selection of 3rd OT Crystls Frequency Counter: HP Model 538A Approx min llowed for oscilltor frequency to stbilize (typiclly drifts up bout 00Hz) FL 37.50000 MHz Tolernce 50 ppm 875 Hz CL 8 pf FL Mesured Frequency Xtl ppm Hz CLKOUT(kHz) Xtl(kHz) Error-Hz CLP -5. -9.3 75000.6 37500.3 30.0 (ThruHole) 4.8 80.0 7500.4 37500.6 60.0 3-3.54-3.8 75000.67 37500.34 335.0 4 4.3 58.6 7500.4 37500.57 570.0 5-3.9-9.6 7500.08 37500.54 540.0 CSM 6.3 44. 7500.08 37500.54 540.0 (SMD) 7 9.46 354.8 75000.47 37500.4 35.0 8 3.03 3.6 75000.3 37500.6 60.0 9 4.3 58.6 75000.35 37500.8 75.0 0 9.5 356.3 7500.0 37500.5 50.0 CX5-6.9-59. 75000.03 37500.0 5.0 (SMD) -3.7-39.5 75000.9 37500.0 95.0 3-4.9-57. 75000.8 37500.09 90.0 4-4.33-6.4 75000.5 37500.08 75.0 5-3.66-37.3 75000. 37500. 0.0 Avg 0.79 9.8 75000.58 37500.9 9.0 FL 40.00000 MHz Tolernce 50 ppm 000 Hz CL 8 pf NOTE: Sme 3rd OT LC circuit vlues s used for 37.5MHz circuit. This crystl frequency over clocks the 89M DSP nd is not recommended FL Mesured Frequency (Hz) Xtl ppm Hz CLKOUT (khz) Xtl(kHz) Error-Hz CLP 6.7 68.8 80000.9 40000.46 455.0 (ThruHole) 0.7 48.8 80000.69 40000.35 345.0 3 7.35 94.0 8000.40 40000.70 700.0 4-0.67-6.8 80000.73 40000.37 365.0 5 5.39 5.6 80000.34 40000.7 70.0 CSM 6 0.7 8.8 80000.98 40000.49 490.0 (SMD) 7 9.68 387. 80000.36 40000.8 80.0 8.05 8.0 80000.44 40000. 0.0 9-0.7-6.8 80000.34 40000.7 70.0 0.7 68.8 80000.47 40000.4 35.0 CX5-4. -6.5 80000. 40000.06 60.0 (SMD) -5.06-0. 79999.98 39999.99-0.0 3-4. -6.5 80000.07 40000.04 35.0 4-7.36-9.4 79999.80 39999.90-00.0 5-9.4-37.6 79999. 39999.6-390.0 Avg 0.896 08.0 80000.39 40000.0 95.0 FL 34.0000 MHz Tolernce 50 ppm 700 Hz CL 0 pf NOTE: Sme 3rd OT LC circuit vlues s used for 37.5MHz circuit. FL Mesured Frequency (Hz) Xtl ppm Hz CLKOUT Xtl (/) Error-Hz CLP 6.7 8.5 68000. 34000. 05.0 (ThruHole) 0.7 364.5 67999.68 33999.84-60.0 3 7.35 49.9 6800.05 3400.03 05.0-0.67 -.8 5.39 83.3 EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 8 of

Appendix C: Mnufcturer s Smple Crystl Prmeters Ref Freq 37.50000 MHz (3rd OT) CL 8 pf FL Ts Rs Fs C0 C L P Xtl ppm Hz ppm/pf Ohm ppm Hz pf ff mh Hz/pF CLP 9.50 356.3 0.7 83.9-5.0-9.3.883 0.583 30.9 7.7 (ThruHole) 4.3 58.6 0.7 77.5-0.3-379.9.847 0.57 3.5 7. 3 3.03 3.6 0.7 8.3 -.44-49.0.87 0.58 3.0 7.6 4.3 44. 0.9 84.5-5.70-3.8.86 0.676 6.6 3. 5 9.46 354.8 0.9 75.6-8.99-337..880 0.738 4.4 35.0 CSM 4.3 58.6 0.9 7.8-3.57-508.9.90 0.74 5. 33.8 (SMD) -5.0-9.3 0.8 64. -4.5-909.4.037 0.653 7.6 30.5 3 4.80 80.0 0.8 85.0-0.9-409..897 0.64 8.9 9.6 4-3.9-9.6 0.9 60.8-0.64-774.0.07 0.698 5.8 3.6 5-3.54-3.8 0.9 57.4 -.64-8.5.7 0.733 4.6 33.4 CX5-6.9-59. 0.7 49.9-0.9-784..65 0.553 3.6 6.8 (SMD) -4.9-57. 0.8 4.8-9.05-74.4.574 0.587 30.7 8.7 3-3.7-39.5 0.7 50.9-8.4-684.0.644 0.574 3.4 7.9 4-4.33-6.4 0.8 46.7-9.06-74.8.676 0.584 30.8 8.3 5-3.66-37.3 0.8 47. -8.55-695.6.47 0.584 30.8 9.0 AVG 0.79 9.8 0.80 65.36-5. -570.5.830 0.630 8.9 30.0 Ref Freq 40.00000 MHz (3rd OT) CL 8 pf FL Ts Rs Fs C0 C L P Xtl ppm Hz ppm/pf Ohm ppm pf ff mh Hz/pF CLP 6.7 68.8 0.9 40.8-0.74-49.6.060 0.70.3 35.3 (ThruHole) 0.7 48.8.0 33.6-8.7-348.8.05 0.788 0. 39. 3 7.35 94.0 0.8 4.4-9. -368.4.080 0.668 3.7 33. 4-0.67-6.8 0.9 36.6-8.40-736.0.04 0.78.0 35.7 5 5.39 5.6.0 33.0-3.6-544.8.739 0.76 0.8 39. CSM 0.7 8.8 0.8 37.9-6.45-658.0.85 0.75.8 33.4 (SMD) 9.68 387. 0.8 47.4-6.79-7.6.87 0.69.9 3.9 3.05 8.0 0.8 4.5-4.7-588.4.86 0.699.6 3. 4-0.7-6.8 0.9 34.0-8.38-735..84 0.764 0.7 35. 5.7 68.8 0.8 37.3-5.0-608.0.87 0.7. 3.8 CX5-4. -64.8 0.8 58.0-0.09-803.6.56 0.67 5. 3.8 (SMD) -5.06-0.4 0.8 6. -0.8-83.8.694 0.63 5.4 3. 3-4. -64.8 0.8 57.7-9.8-79.8.679 0.60 5.5 3.0 4-7.36-94.4 0.8 54.8-3.63-945..478 0.636 4.9 33.5 5-9.4-376.4 0.8 58.3-5.45-08.0.466 0.65 5.3 33.0 AVG 0.90 35.8 0.85 45.03-6.4-645.4.33 0.69 3.0 34. Ref Freq 34.00000 MHz (3rd OT) CL 0 pf FL Ts Rs Fs C0 C Q P Xtl ppm Hz ppm/pf Ohm ppm Hz pf ff k Hz/pF CLP -.40-4.6 6..900.00 49 38.9 (ThruHole) -3.30-45. 6.7 3.000.80 48 37.9 HC49/LP 3-0.80-707. 6.6 3.000.70 5 37.6 4 3.60 46.4 3.0 3.000.40 33 36.6 5.0 380.8 8.6 3.000.50 30 40. AVG -4.34-47.56 7.8.980.88 4 38. EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 9 of

Acknowledgements Specil thnks to Dve Bbcock nd Mrlyn Thoms of Crdinl Components, for providing vriety of 3 rd OT crystls, test prmeters, ppliction dvice nd proof reding this note. Thnks lso to my collegues Steven Cox, Dvid Ktz, Greg Koker nd Glen Ouellette for suggestions nd proof reding. Regrettbly the uthor must ssume responsibility for ny remining errors. References Crdinl Components, Inc Wyne Interchnge Plz II 55 Route 46 West Wyne, NJ 07470 Tel: 973-785-333 http://crdinlxtl.com/crdinl/index.html. Oscilltor Design & Computer Simultion, nd Ed, Rndll W. Rhe, Noble Pub, 995, ISBN -88493-30-4. Crystl Oscilltor Circuits, Robert J. Mtthys, John Wiley & Sons, New York, 983 3. ARRL Hndbook CD, Ver 4.0, 000. Printed version, 77 th Ed. ISBN: 0-8759-83-. Published nd vilble from the ARRL, Newington, CT 06, USA 4. Oscilltors for Microcontrollers, Intel Appliction Note, AP-55, December 986 5. HCMOS Crystl Oscilltors, Thoms B. Mills, Ntionl Semiconductor Appliction Note, AN-340, My 983 6. CMOS Oscilltors, Mike Wtts, Ntionl Semiconductor Appliction Note, AN-8, October 974 7. A Study of the Crystl Oscilltor for CMOS-COPS, Abdul Alef, Ntionl Semiconductor Appliction Note, AN-400, August 986 8. Fundmentls of Qurtz Oscilltors, Hewlett-Pckrd Appliction Note, 00-9. Some Chrcteristics & Design Notes for Crystl Feedbck Oscilltors, Motorol Applictions Engineering 0. Introduction to Qurtz Frequency Stndrds, John R. Vig, Army Reserch Lbortory, Fort Monmouth, NJ 07703-560, USA. SLCET-TR-9-(Rev. ), October 99 (Reproduced by Oscilltek Inc.). Crystl Oscilltor of SAM V4., Infineon Technologies AG, Appliction Note.99, DS.. Applying Crystls, Mrtin Eccles, Electronics World + Wireless World, August 994 3. Principles of Qurtz Crystl Opertion, Crdinl Components, Inc., Appliction Note 4. Qurtz Crystl Theory of Opertion, FOX Electronics Appliction Note EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge 0 of

5. One Pin Crystl Oscilltors, Hrln Ohr, Micro Liner Appliction Note, AN-8, Sept 989 6. Oscilltor/Crystl Informtion for the 86 Fmily, Intel. Website informtion 7. Oscilltion Circuit Design Guide, Technicl Note, Seiko Epson Corp, 993 http://www.ee.epson.com/itemstorge/fa-38/filespublic/o_d_guide.pdf 8. A Technicl Tutoril on Digitl Signl Synthesis, Anlog Devices, White Pper, 999 9. High Speed Digitl Design A Hndbook of Blck Mgic, Howrd W. Johnson, Mrtin Grhm, 993, Prentice-Hll, ISBN-0-3-39574-. Refer Ch, 0. A New Discourse on Crystl Oscilltor Bsics, Witk P. Lee, Pge 69, RF Design, April 997.. Bsic Crystl Oscilltor Design Considertions, C. Tylor, D. Kenny, pge 75, RF Design, October 99.. Designing Crystl Oscilltors, Dvid Bbin, pge 93, Mchine Design, Mrch 7, 985. 3. Guidelines for Crystl Oscilltor Design, Dvid Bbin, pge 90, Mchine Design, April 5, 985. 4. Spice Techniques for Anlyzing Qurtz Crystl Oscilltors, T. Kien Truong, pge 6, RF Design, Sept 995. 5. Oscilltor Design Hndbook, A Collection from RF Design, 990, Crdiff Publishing Co 6. DSP IC s Clock Oscilltor Uses Inexpensive Crystls, Sergey Dickey, pge 7, EDN Mgzine, Mrch, 998. 7. Resontor Terminology nd Formuls, Appliction Note, Piezo Technology Inc. 8. Some Chrcteristics nd Design Notes for Crystl Feedbck Oscilltors, Motorol Appliction Engineering. 9. Frequency Synthesis Hndbook, nd Ed, A Collection from RFDesign, July 993, Crdiff Publishing Co, ISBN -88890-8 30. Crystls, Oscilltors & Clocks for DSPs, Lrry Hurst, Appliction Pper, 8-8-0, Anlog Devices Inc. EE-68: Using Third Overtone Crystls with the ADSP-8x DSP Pge of