A Comparative Analysis of Low Power and Area Efficient Digital Circuit Design

Similar documents
Design and Implementation of combinational circuits in different low power logic styles

Design of Energy Efficient Arithmetic Circuits Using Charge Recovery Adiabatic Logic

Performance Analysis of Energy Efficient and Charge Recovery Adiabatic Techniques for Low Power Design

Gdi Technique Based Carry Look Ahead Adder Design

International Journal of Scientific & Engineering Research, Volume 4, Issue 5, MAY-2013 ISSN

Enhancement of Design Quality for an 8-bit ALU

A High Performance Asynchronous Counter using Area and Power Efficient GDI T-Flip Flop

A Low Power Array Multiplier Design using Modified Gate Diffusion Input (GDI)

ISSN Vol.04, Issue.05, May-2016, Pages:

Adiabatic Logic Circuits for Low Power, High Speed Applications

Design of an Energy Efficient, Low Power Dissipation Full Subtractor Using GDI Technique

ADVANCES in NATURAL and APPLIED SCIENCES

Keywords: VLSI; CMOS; Pass Transistor Logic (PTL); Gate Diffusion Input (GDI); Parellel In Parellel Out (PIPO); RAM. I.

Energy Efficient Design of Logic Circuits Using Adiabatic Process

A NOVEL 4-Bit ARITHMETIC LOGIC UNIT DESIGN FOR POWER AND AREA OPTIMIZATION

Implementation of Efficient 5:3 & 7:3 Compressors for High Speed and Low-Power Operations

Design and Comparison of power consumption of Multiplier using adiabatic logic and Conventional CMOS logic

POWER EFFICIENT CARRY PROPAGATE ADDER

Low Power Adiabatic Logic Design

Design of Low Power Energy Efficient CMOS Circuits with Adiabatic Logic

Design Analysis of 1-bit Comparator using 45nm Technology

12-nm Novel Topologies of LPHP: Low-Power High- Performance 2 4 and 4 16 Mixed-Logic Line Decoders

Improved Two Phase Clocked Adiabatic Static CMOS Logic Circuit

Design of Low-Power High-Performance 2-4 and 4-16 Mixed-Logic Line Decoders

PERFORMANCE ANALYSIS OF LOW POWER FULL ADDER CELLS USING 45NM CMOS TECHNOLOGY

Implementation of Low Power High Speed Full Adder Using GDI Mux

ISSN:

Designing of Low-Power VLSI Circuits using Non-Clocked Logic Style

A Low Power and Area Efficient Full Adder Design Using GDI Multiplexer

Area and Power Efficient Pass Transistor Based (PTL) Full Adder Design

DESIGN OF LOW POWER HIGH PERFORMANCE 4-16 MIXED LOGIC LINE DECODER P.Ramakrishna 1, T Shivashankar 2, S Sai Vaishnavi 3, V Gowthami 4 1

Low Power Design Bi Directional Shift Register By using GDI Technique

II. Previous Work. III. New 8T Adder Design

Design of New Full Swing Low-Power and High- Performance Full Adder for Low-Voltage Designs

Reduced Area & Improved Delay Module Design of 16- Bit Hamming Codec using HSPICE 22nm Technology based on GDI Technique

Implementation of Low Power Inverter using Adiabatic Logic

Design of Low Power Vlsi Circuits Using Cascode Logic Style

Implementation of 1-bit Full Adder using Gate Difuision Input (GDI) cell

INTERNATIONAL JOURNAL OF PURE AND APPLIED RESEARCH IN ENGINEERING AND TECHNOLOGY

A New High Speed - Low Power 12 Transistor Full Adder Design with GDI Technique

Design of High Performance Arithmetic and Logic Circuits in DSM Technology

Design and Analysis of Low-Power 11- Transistor Full Adder

Investigation on Performance of high speed CMOS Full adder Circuits

International Journal of Advance Engineering and Research Development

Pass Transistor and CMOS Logic Configuration based De- Multiplexers

Design of GDI Based Power Efficient Combinational Circuits and Comparison with Other Logic Styles

Implementation of Power Clock Generation Method for Pass-Transistor Adiabatic Logic 4:1 MUX

2-Bit Magnitude Comparator Design Using Different Logic Styles

INTERNATIONAL JOURNAL OF COMPUTER ENGINEERING & TECHNOLOGY (IJCET) HIGH-SPEED 64-BIT BINARY COMPARATOR USING NEW APPROACH

Design of Low Power Flip Flop Based on Modified GDI Primitive Cells and Its Implementation in Sequential Circuits

Implementation of Carry Select Adder using CMOS Full Adder

Design of 64-Bit Low Power ALU for DSP Applications

High Performance Low-Power Signed Multiplier

Performance Analysis of Different Adiabatic Logic Families

DESIGN OF EXTENDED 4-BIT FULL ADDER CIRCUIT USING HYBRID-CMOS LOGIC

DESIGN OF MULTIPLIER USING GDI TECHNIQUE

LOW POWER CMOS CELL STRUCTURES BASED ON ADIABATIC SWITCHING

Design and Analysis of f2g Gate using Adiabatic Technique

Implementation of High Performance Carry Save Adder Using Domino Logic

ADIABATIC LOGIC FOR LOW POWER DIGITAL DESIGN

Analysis of GDI Technique for Digital Circuit Design

Integration of Optimized GDI Logic based NOR Gate and Half Adder into PASTA for Low Power & Low Area Applications

IMPLEMANTATION OF D FLIP FLOP BASED ON DIFFERENT XOR /XNOR GATE DESIGNS

DESIGN OF CARRY SELECT ADDER WITH REDUCED AREA AND POWER

AN EFFICIENT ADIABATIC FULL ADDER DESIGN APPROACH FOR LOW POWER

Design Of Arthematic Logic Unit using GDI adder and multiplexer 1

Design of Adaptive Triggered Flip Flop Design based on a Signal Feed-Through Scheme

Pramoda N V Department of Electronics and Communication Engineering, MCE Hassan Karnataka India

An Arithmetic and Logic Unit Using GDI Technique

DESIGN AND ANALYSIS OF LOW POWER CHARGE PUMP CIRCUIT FOR PHASE-LOCKED LOOP

Design and Analysis of CMOS and Adiabatic logic using 1:16 Multiplexer and 16:1 Demultiplexer

Power Efficient Arithmetic Logic Unit

A High-Speed 64-Bit Binary Comparator

Design and Implementation of Complex Multiplier Using Compressors

Design of Multiplier using Low Power CMOS Technology

Energy Efficient Full-adder using GDI Technique

DESIGN OF 64 BIT LOW POWER ALU FOR DSP APPLICATIONS

International Journal of Scientific & Engineering Research, Volume 6, Issue 7, July ISSN

STATIC cmos circuits are used for the vast majority of logic

LOW POWER NOVEL HYBRID ADDERS FOR DATAPATH CIRCUITS IN DSP PROCESSOR

Design and Implementation of Single Bit ALU Using PTL & GDI Technique

Comparator Design Analysis using Efficient Low Power Full Adder Meena Aggarwal 1, Rajesh Mehra 2 1 ME student (ECE), 2 Associate Professor

Minimization of Area and Power in Digital System Design for Digital Combinational Circuits

Low Power and High Performance ALU using Dual Mode Transmission Gate Diffusion Input (DMTGDI)

MACGDI: Low Power MAC Based Filter Bank Using GDI Logic for Hearing Aid Applications

A Novel Low power and Area Efficient Carry- Lookahead Adder Using MOD-GDI Technique

A Novel Low Power, High Speed 14 Transistor CMOS Full Adder Cell with 50% Improvement in Threshold Loss Problem

Minimizing the Sub Threshold Leakage for High Performance CMOS Circuits Using Stacked Sleep Technique

A Low-Power 12 Transistor Full Adder Design using 3 Transistor XOR Gates

CHAPTER 5 DESIGN AND ANALYSIS OF COMPLEMENTARY PASS- TRANSISTOR WITH ASYNCHRONOUS ADIABATIC LOGIC CIRCUITS

IC Layout Design of 4-bit Universal Shift Register using Electric VLSI Design System

Cmos Full Adder and Multiplexer Based Encoder for Low Resolution Flash Adc

Design and Analyse Low Power Wallace Multiplier Using GDI Technique

ESTIMATION OF LEAKAGE POWER IN CMOS DIGITAL CIRCUIT STACKS

Parallel Self Timed Adder using Gate Diffusion Input Logic

Design and Analysis of Multiplexer in Different Low Power Techniques

Design of CMOS Based PLC Receiver

LOW POWER HIGH PERFORMANCE DECODER USING SWITCH LOGIC S. HAMEEDA NOOR 1, T.VIJAYA NIRMALA 2, M.V.SUBBAIAH 3 S.SALEEM 4

STATIC POWER OPTIMIZATION USING DUAL SUB-THRESHOLD SUPPLY VOLTAGES IN DIGITAL CMOS VLSI CIRCUITS

A Case Study of Nanoscale FPGA Programmable Switches with Low Power

Transcription:

A Comparative Analysis of Low Power and Area Efficient Digital Circuit Design 1 B. Dilli Kumar, 2 A. Chandra Babu, 2 V. Prasad 1 Assistant Professor, Dept. of ECE, Yoganada Institute of Technology & Science, Tirupati, India 2 Assistant Professor, Dept. of ECE, Yoganada Institute of Technology & Science, Tirupati, India 2 Assistant Professor, Dept. of ECE, Shree Institute of Technical Education, Tirupati, India Abstract Low power consuming devices are playing a dominant role in the present day VLSI design technology. If the power consumption is less, then the amount of power dissipation is also less. The power dissipation of a device can be reduced by using different low power techniques. In the present paper the performance of 4x1 multiplexer in different low power techniques was analyzed and its power dissipation in those techniques is compared with the conventional CMOS design. Each of these techniques has different advantages depending on their logic of operation. The simulation results show that the proposed techniques have less power dissipation compared to the conventional CMOS with reduction in area also. Keywords- Low power, Power dissipation, GDI, PTL, Adiabatic, Charge recovery 1. Introduction The need for low power devices has been increasing rapidly. As many of the present day electronic devices are portable, they need more battery backup which can be achieved only with the low power consumption circuits that are internally designed in them. So energy efficiency has become main concern in the portable equipment s to get better performance with less power dissipation. As the power dissipation in a device increases then extra circuitry is necessary to cool the device and to protect the device from thermal breakdown which also results in increase of total area of the device. In order to overcome these problems the power dissipation of the circuit is to be reduced by adopting different low power techniques. The less the power dissipation, the more efficient the circuit will be. From the past few decades CMOS technology plays a dominant role in designing low power consuming devices. Compared to different logic families CMOS has less power dissipation which made it superior over the previous low power techniques. The power consumption in conventional CMOS circuit is due to switching activity of the devices from one state to another state and due to the charging and discharging of load capacitor at the output node. The power dissipation in conventional CMOS design can be minimized by reducing the supply voltage, node capacitance value and switching activity. But reducing the values of these parameters may degrade the performance of the device. So an efficient low power technique other than CMOS is needed that has less power dissipation compared to CMOS. In the present paper different low power techniques Dual Pass Transistor Logic (DPTL), Gate Diffusion Input (GDI), and Adiabatic logic are discussed and their performance is compared with CMOS design. Simulation results shows that the proposed technique is efficient over the conventional CMOS design in terms of power dissipation. 2. Multiplexer Multiplexer is a digital switch. It allows digital information from several sources to be routed onto a single output line. The basic multiplexer has several data input lines and a single output line. The selection of a particular input line is controlled by a set of selection lines. Normally, there are 2 n input lines and n selection lines whose bit combinations determine which input is selected. Therefore, multiplexer is many into one and it provides the digital equivalent of an analog selector switch. The 4x1 multiplexer has four inputs and one output. In addition, it has two selection lines. Depending on the two selection lines, one output is selected at a time from among the four input lines. 764

Table 1: Truth table of 4x1 multiplexer can be used as either inputs or outputs depending on the circuit structure and its mode of operation. Selection lines Inputs Output S2 S1 A B C D 0 0 1 0 0 0 A 0 1 0 1 0 0 B 1 0 0 0 1 0 C 1 1 0 0 0 1 D Fig 2: Basic GDI Cell By using GDI technique, it is possible to reduce the transistor count, power dissipation, propagation delay also. The 4x1 multiplexer can be implemented using GDI technique as Fig 1: CMOS BCD to 4x1 Multiplexer 3. Low Power Techniques Power consumption of a circuit can be reduced by using different techniques depending on the area of application. 3.1.1 Gate Diffusion Input (GDI) GDI is an efficient alternative for Conventional CMOS design in terms of area and power dissipation. The GDI technique has less area and less power dissipation compared to the CMOS design. A basic GDI cell consists of four terminals- G (common gate input to both pmos and nmos transistors), P (outer diffusion node of pmos), N (outer diffusion node of nmos transistor), D (common diffusion of both transistors). P, D and N Fig 2: 4x1 Multiplexer using GDI technique 3.1.2 Dual Pass Transistor Logic (DPTL) A logic circuit can be optimized in terms of power and area to a great extent by using DPTL logic. It reduces the power dissipation and transistor count of a logic circuit compared to CMOS design which makes it suitable for low power and portable applications. A basic DPTL cell contains pmos and nmos transistors connected in parallel. The 4x1 multiplexer in DPTL logic can be designed as 765

4. Simulation results and Discussion The simulation results were verified using HSPICE simulation software. The simulation results of 4x1 multiplexer in conventional CMOS design and different low power techniques were presented in this section. Fig 3: 4x1 Multiplexer using DPTL technique 3.1.3 Adiabatic Logic Adiabatic logic is based on charge recovery principle. It reuses the energy which is dissipated during the charging and discharging process of circuit operation. As the name itself indicates that instead of dissipating the stored energy during charging process at the output node towards ground it recycles the energy back to the power supply thereby reducing the overall power dissipation and hence the power consumption also decreases. The adiabatic logic uses AC power supply instead of constant DC supply, this is one of the main reasons in the reduction of power dissipation. The basic 4x1 multiplexer can be constructed using adiabatic logic as Fig 5: Simulated Waveforms in CMOS design Fig. 5 shows the simulated results of 4x1 Multiplexer in conventional CMOS design where the top two signals indicate selection lines and the bottom two signals indicate input and output signals respectively. Fig 6: Simulated waveforms in GDI technique Fig 4: 4x1 Multiplexer using Adiabatic Logic Fig. 6 shows the simulated results of 4x1 Multiplexer in GDI design where the top two signals indicate selection lines and the bottom two signals indicate input and output signals respectively. 766

Table: 2: Comparison of Power dissipation of 4x1 Multiplexer in different low power techniques S.No Logic Style Power Dissipation (p Watts) Transistor Count 1. CMOS 408.0268 26 2. GDI 133.7856 6 3. DPTL 133.7856 6 4. Adiabatic Logic 26.1855 28 Fig 7: Simulated waveforms in DPTL Fig. 7 shows the simulated results of 4x1 Multiplexer in DPTL design where the top two signals indicate selection lines and the bottom two signals indicate input and output signals respectively. Table 2 shows the power dissipation and transistor count of 4x1 multiplexer in different low power techniques. The adiabatic logic has less power dissipation compared to other design styles and DPTL and GDI has less transistor count compared to other design styles. Depending upon the area of application and circuit structure an appropriate design style can be used to reduce the power dissipation and area. 5. Conclusion This paper proposes different low power techniques that can be used for the digital circuits. The results were simulated using HSPICE and comparison has been done for different parameters of 4x1 Multiplexer in different low power techniques and CMOS design. The results show that the proposed techniques has less power dissipation compared to conventional CMOS design with less transistor count. These advantages made these logics more convenient for energy efficient digital applications. References Fig 8: Simulated waveforms in Adiabatic Logic Fig.8 shows the simulated waveforms of 4x1 Multiplexer in Adiabatic Logic design, where the top two signals indicate sinusoidal power clocks, the two signals following it are selection lines and the bottom two signals are input and output signals respectively. [1] B. Dilli Kumar, M. Bharathi, Design of Energy Efficient Arithmetic Circuits Using Charge Recovery Adiabatic Logic in International Journal of Engineering Trends and Technology, 2013. [2] Gate-diffusion input (GDI) A technique for low power design of digital circuits: Analysis and characterization, in Proc. Int. Symp. Circuits and Systems (ISCAS), May 2002. 767

[3] A. Morgenshtein, A. Fish, and I. A. Wagner, Gate-diffusion input(gdi) A novel power efficient method for digital circuits: A detailed methodology, in Proc. 14th IEEE Int. ASIC/SOC Conf., Sept. 2001,pp. 39 43. [4] R. Zimmermann and W. Fichtner, \Lowpower logic styles: CMOS versus pass-transistor logic," IEEE J. Solid-State Circuits, vol. 32, no. 7, pp. 1079{1090, Jul. 1997. Mr. V. Prasad, Assistant Professor, ECE department of Shree Institute of Technical Education, Tirupati. He has completed M.Tech in ECE from SVPCET, Puttur. His research areas are Low Power VLSI, Digital IC Design. [5] K. Yano, Y. Sasaki, K. Rikino, and K. Seki, Top-down pass-transistor logic design, IEEE J. Solid-State Circuits, vol. 31, pp. 792 803, June1996. [6] A. P. Chandrakasan, S. Sheng, and R. W. Brodersen, Low- power CMOS digital design, IEEE J. Solid- State Circuits, vol. 27, pp.473 484, Apr. 1992. Authors Mr. B. Dilli kumar, Assistant Professor, ECE department of Yoganandha Institue of Technolgy and Science, Tirupati. He has completed M.Tech in VLSI from Sree Vidyanikethan Engineering College, Tirupati. His research areas are VLSI, Digital IC Design, and VLSI and Signal Mr. A. Chandrababu, Assistant Professor, Head, ECE department of Yoganandha Institue of Technolgy and Science, Tirupati. He has completed M.Tech in ECE from NIT, Rourkela. His research areas are SignaI Processing, Digital IC Design, and Communication system 768