These devices contain four independent 2-input NAND gates. The devices perform the Boolean function Y = A B or Y = A + B in positive logic.

Similar documents
SN5404, SN54LS04, SN54S04, SN7404, SN74LS04, SN74S04 HEX INVERTERS

SN5404, SN54LS04, SN54S04, SN7404, SN74LS04, SN74S04 HEX INVERTERS

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN54LS06, SN74LS06, SN74LS16 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

description/ordering information

SN54LS07, SN74LS07, SN74LS17 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

description 1G 1A1 2Y4 1A2 2Y3 1A3 2Y2 1A4 2Y1 GND V CC 2G/2G 1Y1 2A4 1Y2 2A3 1Y3 2A2 1Y4 2A1 1Y1 2A4 1Y2 2A3 1Y3 1A2 2Y3 1A3 2Y2 1A4 2A2 2G/2G 2Y1

EN: This Datasheet is presented by the m anufacturer. Please v isit our website for pricing and availability at ore.hu.

description/ordering information

SN74AHC1G04 SINGLE INVERTER GATE

SN54LS245, SN74LS245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

ORDERING INFORMATION PACKAGE SOT (SC-70) DCK

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS



SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS032A DECEMBER 1983 REVISED NOVEMBER 1997

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

These devices contain four independent 2-input NAND gates. The devices perform the Boolean function Y = A B or Y = A + B in positive logic.

SN54AHCT174, SN74AHCT174 HEX D-TYPE FLIP-FLOPS WITH CLEAR

SN54ALS86, SN54AS86A, SN74ALS86, SN74AS86A QUADRUPLE 2-INPUT EXCLUSIVE-OR GATES

SN5407, SN5417, SN7407, SN7417 HEX BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS

SN54ALS00A, SN54AS00, SN74ALS00A, SN74AS00 QUADRUPLE 2-INPUT POSITIVE-NAND GATES

description/ordering information

These devices contain four independent 2-input NAND gates. The devices perform the Boolean function Y = A B or Y = A + B in positive logic.

SN54AHC573, SN74AHC573 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54ALS08, SN54AS08, SN74ALS08, SN74AS08 QUADRUPLE 2-INPUT POSITIVE-AND GATES

SN54AHCT74, SN74AHCT74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

These devices contain four independent 2-input NAND gates. The devices perform the Boolean function Y = A B or Y = A + B in positive logic.

SN54AHCT174, SN74AHCT174 HEX D-TYPE FLIP-FLOPS WITH CLEAR


SN5406, SN5416, SN7406, SN7416 HEX INVERTER BUFFERS/DRIVERS WITH OPEN-COLLECTOR HIGH-VOLTAGE OUTPUTS SDLS031A DECEMBER 1983 REVISED DECEMBER 2001

SN54ALS873B, SN54AS873A, SN74ALS873B, SN74AS873A DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS SDAS036D APRIL 1982 REVISED AUGUST 1995

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

description V CC 2CLR 2D 2CLK 2PRE 2Q 2Q 1CLR 1D 1CLK 1PRE 1Q 1Q GND 2CLR 1CLR 1CLK NC 1PRE NC 1Q 2CLK 2PRE GND

SN54ALS873B, SN54AS873A, SN74ALS873B, SN74AS873A DUAL 4-BIT D-TYPE LATCHES WITH 3-STATE OUTPUTS SDAS036D APRIL 1982 REVISED AUGUST 1995

SN54ALS74A, SN54AS74A, SN74ALS74A, SN74AS74A DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN54GTL16612, SN74GTL BIT LVTTL-TO-GTL/GTL+ UNIVERSAL BUS TRANSCEIVERS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

AM26LS31 QUADRUPLE DIFFERENTIAL LINE DRIVER

SN54AS825A, SN74AS825A 8-BIT BUS-INTERFACE FLIP-FLOPS WITH 3-STATE OUTPUTS SDAS020B JUNE 1984 REVISED AUGUST 1995

SN54LVC14A, SN74LVC14A HEX SCHMITT-TRIGGER INVERTERS

SN54AHCT132, SN74AHCT132 QUADRUPLE POSITIVE-NAND GATES WITH SCHMITT-TRIGGER INPUTS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN54ALS688, SN74ALS688 8-BIT IDENTITY COMPARATORS

SN74LVC1G06 SINGLE INVERTER BUFFER/DRIVER WITH OPEN-DRAIN OUTPUT

SN54ALS244C, SN54AS244A, SN74ALS244C, SN74AS244A OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

description/ordering information

SN54221, SN54LS221, SN74221, SN74LS221 DUAL MONOSTABLE MULTIVIBRATORS WITH SCHMITT-TRIGGER INPUTS

SN54ALS563B, SN74ALS563B OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS

SN54HCT373, SN74HCT373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

SN54ABTE16245, SN74ABTE BIT INCIDENT-WAVE SWITCHING BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SN54HC365, SN74HC365 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS

CDC391 1-LINE TO 6-LINE CLOCK DRIVER WITH SELECTABLE POLARITY AND 3-STATE OUTPUTS

74AC11373 OCTAL TRANSPARENT D-TYPE LATCH WITH 3-STATE OUTPUTS

SN54HC245, SN74HC245 OCTAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SN54HC373, SN74HC373 OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS140B DECEMBER 1982 REVISED MAY 1997

PRODUCT PREVIEW SN54AHCT257, SN74AHCT257 QUADRUPLE 2-LINE TO 1-LINE DATA SELECTORS/MULTIPLEXERS WITH 3-STATE OUTPUTS. description

SN54ACT241, SN74ACT241 OCTAL BUFFERS/DRIVERS WITH 3-STATE OUTPUTS

SN54HC573A, SN74HC573A OCTAL TRANSPARENT D-TYPE LATCHES WITH 3-STATE OUTPUTS SCLS147B DECEMBER 1982 REVISED MAY 1997

CDC LINE TO 10-LINE CLOCK DRIVER WITH 3-STATE OUTPUTS SCAS442B FEBRUARY 1994 REVISED NOVEMBER 1995

SN54LV174A, SN74LV174A HEX D-TYPE FLIP-FLOPS WITH CLEAR

SN54ABTE16245, SN74ABTE BIT INCIDENT-WAVE SWITCHING BUS TRANSCEIVERS WITH 3-STATE OUTPUTS SCBS226F JULY 1993 REVISED AUGUST 1996

CD74HCT4514, CD74HCT LINE TO 16-LINE DECODERS/DEMULTIPLEXERS WITH INPUT LATCHES

1OE 3B V GND ORDERING INFORMATION. TOP-SIDE MARKING QFN RGY Tape and reel SN74CBTLV3126RGYR CL126 PACKAGE

ORDERING INFORMATION PACKAGE

SN54ALS32, SN54AS32, SN74ALS32, SN74AS32 QUADRUPLE 2-INPUT POSITIVE-OR GATES

54AC11241, 74AC11241 OCTAL BUFFERS/LINE DRIVERS WITH 3-STATE OUTPUTS

SN74S ASYNCHRONOUS FIRST-IN, FIRST-OUT MEMORY WITH 3-STATE OUTPUTS

SN54ALS244C, SN54AS244A, SN74ALS244C, SN74AS244A OCTAL BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN74FB2033A 8-BIT TTL/BTL REGISTERED TRANSCEIVER

SN54ACT16373, 74ACT BIT D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS

MC3486 QUADRUPLE DIFFERENTIAL LINE RECEIVER WITH 3-STATE OUTPUTS

54AC16245, 74AC BIT BUS TRANSCEIVERS WITH 3-STATE OUTPUTS

SN74ALVCH V 20-BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

SN54HC175, SN74HC175 QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

ORDERING INFORMATION PACKAGE

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN5414, SN54LS14, SN7414, SN74LS14 HEX SCHMITT-TRIGGER INVERTERS

SN75158 DUAL DIFFERENTIAL LINE DRIVER

SN54LS373, SN54LS374, SN54S373, SN54S374, SN74LS373, SN74LS374, SN74S373, SN74S374 OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

SN54ALS161B, ALS162B, ALS163B, AS161, AS163 SN74ALS161B, ALS163B, AS161, AS163 Synchronous 4-Bit Decade and Binary Counters

SN55451B, SN55452B, SN55453B, SN55454B SN75451B, SN75452B, SN75453B, SN75454B DUAL PERIPHERAL DRIVERS

SN74ALVCH BIT BUS-INTERFACE FLIP-FLOP WITH 3-STATE OUTPUTS

CDC337 CLOCK DRIVER WITH 3-STATE OUTPUTS

SN54AHC123A, SN74AHC123A DUAL RETRIGGERABLE MONOSTABLE MULTIVIBRATORS

SN54ALS273, SN74ALS273 OCTAL D-TYPE FLIP-FLOPS WITH CLEAR SDAS218A APRIL 1982 REVISED DECEMBER 1994

ORDERING INFORMATION PACKAGE

MC3487 QUADRUPLE DIFFERENTIAL LINE DRIVER

CD54AC74, CD74AC74 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOPS WITH CLEAR AND PRESET

SN54ALS1035, SN74ALS1035 HEX NONINVERTING BUFFERS WITH OPEN-COLLECTOR OUTPUTS

Transcription:

Package Optio Include Plastic Small-Outline (D, NS, PS), Shrink Small-Outline (D), and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs SN00...J PCKGE SNLS00, SNS00...J OR W PCKGE SN00, SNS00... D, N, OR NS PCKGE SNLS00... D, D, N, OR NS PCKGE lso vailable as Dual 2-Input Positive-NND Gate in Small-Outline (PS) Package SNLS00, SNS00...PS PCKGE 2 2 2 2 2 0 9 2 2 2 2 SN00...W PCKGE SNLS00, SNS00... FK PCKGE 2 2 2 2 2 0 9 2 2 2 20 9 902 description/ordering information 2 No internal connection These devices contain four independent 2-input NND gates. The devices perform the oolean function = or = + in positive logic. Please be aware that an important notice concerning availability, standard warranty, and use in critical applicatio of Texas Itruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Copyright 200, Texas Itruments Incorporated POST OFFICE OX 0 DLLS, TEXS 2

description/ordering information (continued) T ORDERING INFORMTION PCKGE ORDERLE PRT NUMER SN00N TOP-SIDE MRKING SN00N PDIP N SNLS00N SNLS00N SNS00N SNS00N SN00D Tape and reel SN00DR 00 SNLS00D SOIC D Tape and reel SNLS00DR LS00 0 C to 0 C SNS00D Tape and reel SNS00DR S00 C to 2 C SN00NSR SN00 SOP NS Tape and reel SNLS00NSR LS00 SOP PS Tape and reel SNS00NSR SNLS00PSR SNS00PSR S00 LS00 S00 SSOP D Tape and reel SNLS00DR LS00 SNJ00J SNJ00J CDIP J SNJLS00J SNJLS00J SNJS00J SNJ00W SNJS00J SNJ00W CFP W SNJLS00W SNJLS00W LCCC FK SNJS00W SNJLS00FK SNJS00FK SNJS00W SNJLS00FK SNJS00FK Package drawings, standard packing quantities, thermal data, symbolization, and PC design guidelines are available at www.ti.com/sc/package. FUTION TLE (each gate) INPUTS OUTPUT H H L L X H X L H logic diagram, each gate (positive logic) 2 POST OFFICE OX 0 DLLS, TEXS 2

schematic 00 kω. kω 0 Ω kω LS00 S00 20 kω kω 20 Ω 2. kω 900 Ω 0 Ω 2 kω kω. kω 00 Ω 20 Ω. kω kω Resistor values shown are nominal. POST OFFICE OX 0 DLLS, TEXS 2

absolute maximum ratings over operating free-air temperature (unless otherwise noted) Supply voltage, (see Note )............................................................. V Input voltage: 00, S00..................................................................... V LS00......................................................................... V Package thermal impedance, θ J (see Note 2): D package................................... C/W D package................................. 9 C/W N package................................... 0 C/W NS package................................. C/W PS package................................. 9 C/W Storage temperature range, T stg.................................................. C to 0 C Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditio beyond those indicated under recommended operating conditio is not implied. Exposure to absolute-maximum-rated conditio for extended periods may affect device reliability. NOTES:. Voltage values are with respect to network ground terminal. 2. The package termal impedance is calculated in accordance with JESD -. recommended operating conditio (see Note ) SN00 SN00 MIN NOM MX MIN NOM MX Supply voltage....2 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0. 0. V IOH High-level output current 0. 0. m IOL Low-level output current m T Operating free-air temperature 2 0 0 C NOTE : ll unused inputs of the device must be held at or to eure proper device operation. Refer to the TI application report, Implicatio of Slow or Floating CMOS Inputs, literature number SC00. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) TEST CONDITIONS SN00 SN00 MIN TP MX MIN TP MX VIK = MIN, II = 2 m.. V VOH = MIN, VIL = 0. V, IOH = 0. m 2.. 2.. V VOL = MIN, VIH = 2 V, IOL = m 0.2 0. 0.2 0. V II = MX, VI =. V m IIH = MX, VI = 2. V 0 0 µ IIL = MX, VI = 0. V.. m IOS = MX 20 m ICCH = MX, VI = m ICCL = MX, VI =. V 2 22 2 22 m For conditio shown as MIN or MX, use the appropriate value specified under recommended operating conditio. ll typical values are at = V, T = 2 C. Not more than one output should be shorted at a time. POST OFFICE OX 0 DLLS, TEXS 2

switching characteristics, = V, T = 2 C (see Figure ) FROM (INPUT) TO (OUTPUT) TEST CONDITIONS SN00 SN00 MIN TP MX or RL = 00 Ω, CL = pf 22 recommended operating conditio (see Note ) SNLS00 SNLS00 MIN NOM MX MIN NOM MX Supply voltage....2 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0. 0. V IOH High-level output current 0. 0. m IOL Low-level output current m T Operating free-air temperature 2 0 0 C NOTE : ll unused inputs of the device must be held at or to eure proper device operation. Refer to the TI application report, Implicatio of Slow or Floating CMOS Inputs, literature number SC00. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) TEST CONDITIONS SNLS00 SNLS00 MIN TP MX MIN TP MX VIK = MIN, II = m.. V VOH = MIN, VIL = MX, IOH = 0. m 2.. 2.. V VOL = MIN, VIH = 2 V IOL = m 0.2 0. 0.2 0. IOL = m 0. 0. II = MX, VI = V 0. 0. m IIH = MX, VI = 2.V 20 20 µ IIL = MX, VI = 0. V 0. 0. m IOS = MX 20 00 20 00 m ICCH = MX, VI = 0.. 0.. m ICCL = MX, VI =. V 2.. 2.. m For conditio shown as MIN or MX, use the appropriate value specified under recommended operating conditio. ll typical values are at = V, T = 2 C. Not more than one output should be shorted at a time. switching characteristics, = V, T = 2 C (see Figure ) V FROM (INPUT) TO (OUTPUT) TEST CONDITIONS SNLS00 SNLS00 MIN TP MX or RL = 2 kω, CL = pf 9 0 POST OFFICE OX 0 DLLS, TEXS 2

recommended operating conditio (see Note ) SNS00 SNS00 MIN NOM MX MIN NOM MX Supply voltage....2 V VIH High-level input voltage 2 2 V VIL Low-level input voltage 0. 0. V IOH High-level output current m IOL Low-level output current 20 20 m T Operating free-air temperature 2 0 0 C NOTE : ll unused inputs of the device must be held at or to eure proper device operation. Refer to the TI application report, Implicatio of Slow or Floating CMOS Inputs, literature number SC00. electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) TEST CONDITIONS SNS00 SNS00 MIN TP MX MIN TP MX VIK = MIN, II = m.2.2 V VOH = MIN, VIL = 0. V, IOH = m 2.. 2.. V VOL = MIN, VIH = 2 V, IOL = 20 m 0. 0. V II = MX, VI =. V m IIH = MX, VI = 2. V 0 0 µ IIL = MX, VI = 0.V 2 2 m IOS = MX 0 00 0 00 m ICCH = MX, VI = 0 0 m ICCL = MX, VI =. V 20 20 m For conditio shown as MIN or MX, use the appropriate value specified under recommended operating conditio. ll typical values are at = V, T = 2 C. Not more than one output should be shorted at a time. switching characteristics, = V, T = 2 C (see Figure ) FROM (INPUT) TO (OUTPUT) TEST CONDITIONS SNS00 SNS00 MIN TP MX or RL = 20 Ω, CL = pf. or RL = 20 Ω, CL = 0 pf. POST OFFICE OX 0 DLLS, TEXS 2

From Output Under Test Test Point CL (see Note ) RL MESUREMENT INFORMTION SERIES / DEVICES (see Note ) From Output Under Test CL (see Note ) RL Test Point From Output Under Test CL (see Note ) Test Point RL kω S (see Note ) S2 LOD CIRCUIT FOR 2-STTE TOTEM-POLE OUTPUTS LOD CIRCUIT FOR OPEN-COLLECTOR OUTPUTS LOD CIRCUIT FOR -STTE OUTPUTS High-Level Pulse Low-Level Pulse tw PULSE DURTIONS Timing Input Data Input tsu. V th SETUP ND HOLD TIMES V V Input V Output Control (low-level enabling) tpzl tplz V In-Phase Output (see Note D) Out-of-Phase Output (see Note D) PROPGTION DEL TIMES VOH VOL VOH VOL Waveform (see Notes C and D) Waveform 2 (see Notes C and D) tpzh. V. V VOL + 0. V VOL tphz. V VOH VOH 0. V. V ENLE ND DISLE TIMES, -STTE OUTPUTS NOTES:. CL includes probe and jig capacitance.. ll diodes are N0 or equivalent. C. Waveform is for an output with internal conditio such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditio such that the output is high except when disabled by the output control. D. S and S2 are closed for,, tphz, and tplz; S is open and S2 is closed for tpzh; S is closed and S2 is open for tpzl. E. ll input pulses are supplied by generators having the following characteristics: PRR MHz, ZO 0 Ω; tr and tf for Series / devices and tr and tf 2. for Series S/S devices. F. The outputs are measured one at a time with one input traition per measurement. Figure. Load Circuits and Voltage Waveforms POST OFFICE OX 0 DLLS, TEXS 2