S-8239A Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package.

Similar documents
S-8239B Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package.

S-8239A Series OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK. Features. Applications. Package. Seiko Instruments Inc. 1.

MONITORING IC FOR 1-CELL PACK

S-8206A Series BATTERY PROTECTION IC FOR 1-CELL PACK (SECONDARY PROTECTION) Features. Applications. Packages.

2.0 A typ., 3.5 A max. ( 25 C)

Release condition of discharge overcurrent status is selectable: Load disconnection, charger connection

V DET1(S) to V DET3(S) = 10.5 V to 21.5 V (0.1 V step)

S-5814A Series : 2.5 C ( 30 C to 100 C) Ta = 30 C : V typ. Ta = 30 C : V typ. Ta = 100 C : V typ. 0.5% typ.

S-8200A Series BATTERY PROTECTION IC FOR 1-CELL PACK. Features. Applications. Packages. ABLIC Inc., Rev.4.

I DD 0.1 na typ. I DET = 0.7 na typ. V DD = 0.9 V to 5.5 V Detects faint signals of approximately 0.7 nw (1.0 V, 0.7 na typ.)

S-8213 Series BATTERY PROTECTION IC FOR 2-SERIAL / 3-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application. Packages.

S-5844A Series TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages. ABLIC Inc., Rev.2.

S-8110C/8120C Series CMOS TEMPERATURE SENSOR IC. Features. Applications. Packages

S-5855A Series PWM OUTPUT TEMPERATURE SENSOR IC. Features. Application. Packages. ABLIC Inc., Rev.1.

ABLIC Inc., 2012 Rev.1.0_02

S-5840B Series TEMPERATURE SWITCH IC (THERMOSTAT IC) WITH LATCH. Features. Applications. Package. ABLIC Inc., Rev.2.

1.5 V to 5.5 V, selectable in 0.1 V step

ABLIC Inc., Rev.2.2_02

NOT RECOMMENDED FOR NEW DESIGN. S-5855A Series PWM OUTPUT TEMPERATURE SENSOR IC. Features. Application. Packages.

2.5 C ( 55 C to 130 C) Ta = 30 C: V Typ. Ta = 30 C: V Typ. Ta = 130 C: V Typ. 0.4% Typ. ( 20 to 80 C)

NOT RECOMMENDED FOR NEW DESIGN. S-5843A Series TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

S-1132 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT MIDDLE OUTPUT CURRENT CMOS VOLTAGE REGULATOR. Features. Applications. Packages.

ABLIC Inc., Rev.2.1_02

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy: 140 mv typ. (3.0 V output product, I OUT = 200 ma)

S-L2980 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications. Package

PACKAGE HIGH-PRECISION VOLTAGE DETECTOR

S-19610A MINI ANALOG SERIES FOR AUTOMOTIVE 125 C OPERATION CMOS OPERATIONAL AMPLIFIER. Features. Applications. Package.

S-5724 Series LOW VOLTAGE OPERATION HIGH-SPEED BIPOLAR HALL EFFECT LATCH. Features. Applications. Packages.

*1. Please make sure that the loss of the IC will not exceed the power dissipation when the output current is large.

S-8209B Series BATTERY PROTECTION IC WITH CELL-BALANCE FUNCTION. Features. Applications. Packages. ABLIC Inc., Rev.3.

ABLIC Inc., 2014 Rev.1.0_02

S-8253C/D Series BATTERY PROTECTION IC FOR 2-SERIES OR 3-SERIES-CELL PACK. Features. Applications. Package.

ABLIC Inc., Rev.5.1_03

60 db typ. (1.25 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

S-8209A Series Usage Guidelines Rev.1.7_01

S Series MINI ANALOG SERIES LOW INPUT OFFSET VOLTAGE CMOS OPERATIONAL AMPLIFIER. Features. Applications. Packages.

ABLIC Inc., Rev.2.3_02

NOT RECOMMENDED FOR NEW DESIGN. S-5842A Series DUAL TRIP TEMPERATURE SWITCH IC (THERMOSTAT IC) Features. Applications. Packages.

S-19100xxxA Series FOR AUTOMOTIVE 125 C OPERATION VOLTAGE DETECTOR BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) Features.

The operation of the S-5852A Series is explained in the user's manual. Contact our sales office for more information.

70 db typ. (1.0 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

S-1133 Series HIGH RIPPLE-REJECTION AND LOW DROPOUT MIDDLE-OUTPUT CURRENT CMOS VOLTAGE REGULATOR. Features. Applications. Packages.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

ABLIC Inc., 2018 Rev.1.0_00

SII Semiconductor Corporation, Rev.3.1_01

S-1721 Series SUPER-SMALL PACKAGE 2-CIRCUIT HIGH RIPPLE-REJECTION LOW CURRENT CONSUMPTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features.

S-1711 Series SUPER-SMALL PACKAGE 2-CIRCUIT HIGH RIPPLE-REJECTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications.

S-19610A MINI ANALOG SERIES FOR AUTOMOTIVE 125 C OPERATION CMOS OPERATIONAL AMPLIFIER. Features. Applications. Package.

S-1142A/B Series HIGH-WITHSTAND VOLTAGE LOW CURRENT CONSUMPTION LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Application. Package.

S-8253C/D Series BATTERY PROTECTION IC FOR 2-SERIES OR 3-SERIES-CELL PACK. Features. Applications. Package.

S-1004 Series BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR WITH SENSE PIN. Features. Applications. Packages.

Caution Before using the product in automobile control unit or medical equipment, contact to ABLIC Inc. is indispensable.

NOT RECOMMENDED FOR NEW DESIGN. S-8253A/B Series BATTERY PROTECTION IC FOR 2-SERIAL OR 3-SERIAL-CELL PACK. Features. Applications.

S-8242A Series BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK. Rev.3.0_00. Features. Applications. Packages. Seiko Instruments Inc.

ABLIC Inc., Rev.2.2_03

ABLIC Inc., Rev.5.2_01

Possible to output 150 ma (V IN V OUT(S) 1.0 V) *1 (per circuit)

S-8426A Series BATTERY BACKUP SWITCHING IC. Features. Applications. Packages. ABLIC Inc., Rev.2.0_03

ABLIC Inc., 2018 Rev.1.0_00

NOT RECOMMENDED FOR NEW DESIGN. S-8233A Series BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK. Features. Applications. Package

S-8235A Series FOR AUTOMOTIVE BATTERY PROTECTION IC FOR 3-SERIAL TO 5-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

70 db typ. (2.85 V output product, f = 1.0 khz) Built-in overcurrent protection circuit: Limits overcurrent of output transistor.

S-8242B Series BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK. Rev.1.4_00. Features. Applications. Packages. Seiko Instruments Inc.

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy:

S-1222B/D Series. 28 V INPUT, 200 ma VOLTAGE REGULATOR. Features. Applications. Packages. ABLIC Inc., 2017 Rev.2.

S-8425 Series BATTERY BACKUP SWITCHING IC. Features. Packages. Applications

S-8233A Series BATTERY PROTECTION IC FOR 3-SERIAL-CELL PACK. Features. Applications. Package

S-8254 Series BATTERY PROTECTION IC FOR 3-SERIAL OR 4-SERIAL-CELL PACK. Rev.2.3_00. Features. Applications. Package

S-818 Series LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications. Packages

ABLIC Inc., Rev.2.2_01

ABLIC Inc., Rev.2.2_00

S-93C46B/56B/66B 3-WIRE SERIAL E 2 PROM. Features. Packages. ABLIC Inc., Rev.8.1_02

0.1 μa max. (Ta = +25 C)

S-8235A Series FOR AUTOMOTIVE BATTERY PROTECTION IC FOR 3-SERIAL TO 5-SERIAL CELL PACK (SECONDARY PROTECTION) Features. Application.

S Series FOR AUTOMOTIVE 105 C OPERATION CURRENT MONITOR HIGH SIDE SWITCH. Features. Applications. Package.

S-814 Series LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications. Packages

I SS1P = 0.15 μa typ. (Ta = +25 C) A ceramic capacitor can be used. (100 nf to 220 nf) Ta = 40 C to +85 C

S-19212B/DxxH Series FOR AUTOMOTIVE 105 C OPERATION HIGH-WITHSTAND VOLTAGE LOW DROPOUT CMOS VOLTAGE REGULATOR. Features. Applications.

70 db typ. (2.8 V output product, f = 1.0 khz) A ceramic capacitor can be used. (1.0 μf or more)

A ceramic capacitor can be used. (100 nf to 220 nf) I SS1P = 0.15 A typ. (Ta = 25 C)

S-5813A/5814A Series CMOS TEMPERATURE SENSOR IC. Rev.1.2_00. Features. Applications. Package. Seiko Instruments Inc. 1

The S-1324 Series, developed by using the CMOS technology, is a positive voltage regulator IC which has low noise and low

ABLIC Inc., Rev.8.1_02

1.5 V to 5.5 V, selectable in 0.1 V step Output voltage accuracy: ±1.0% Dropout voltage:

UNISONIC TECHNOLOGIES CO., LTD UB211C Preliminary CMOS IC

*1. Attention should be paid to the power dissipation of the package when the load is large. *2. Refer to Product Name Structure for details.

±2.5 C ( 55 to +130 C) mv/ C Typ. Ta = 30 C: V Typ. Ta = +30 C: V Typ. Ta = +130 C: V Typ. ±0.4% Typ.

S Series FOR AUTOMOTIVE 125 C OPERATION 2-WIRE INTERVAL TIMER CONVENIENCE TIMER. Features. Application. Package.

HIGH RIPPLE-REJECTION LOW DROPOUT LOW INPUT-AND-OUTPUT CAPACITANCE CMOS VOLTAGE REGULATOR

SNT Package User's Guide

UNISONIC TECHNOLOGIES CO., LTD UB261 Preliminary CMOS IC

WLP User's Guide. CMOS IC Application Note. Rev.1.0_03. ABLIC Inc., 2014

UNISONIC TECHNOLOGIES CO., LTD UB227 Advance CMOS IC

150 ma output is possible (at V IN V OUT(S) V) *1 (Per circuit)

HIGH RIPPLE-REJECTION LOW DROPOUT MIDDLE OUTPUT CURRENT CMOS VOLTAGE REGULATOR

SOT-23-5, 5-Pin SON(A) *1. Attention should be paid to the power dissipation of the package when the output current is large.

*1. Attention should be paid to the power dissipation of the package when the load is large.

ABLIC Inc., Rev.2.2_02

Transcription:

www.ablicinc.com OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK ABLIC Inc., 2013-2016 Rev.1.4_04 The is an overcurrent monitoring IC for multi-serial-cell pack including high-accuracy voltage detection circuits and delay circuits. The is suitable for protection of lithium-ion / lithium polymer rechargeable battery packs from overcurrent. Features Built-in high-accuracy voltage detection circuit Overcurrent 1 detection voltage *1 0.04 V to 0.30 V (10 mv step) Accuracy 15 mv Overcurrent 2 detection voltage 0.1 V to 0.7 V (100 mv step) Accuracy 100 mv Overcurrent 3 detection voltage 1.2 V (Fixed) Accuracy 300 mv Built-in three-step overcurrent detection circuit: Overcurrent 1, overcurrent 2, overcurrent 3 Overcurrent 3 detection function is selectable: Available, unavailable UVLO (under voltage lock out) function UVLO detection voltage 2.0 V (Fixed) Accuracy 100 mv High-withstand voltage: VM pin, DO pin: Absolute maximum rating 28 V Delay times are generated only by an internal circuit (External capacitors are unnecessary). Low current consumption During normal operation: 7.0 A max. During UVLO operation: 6.0 A max. Output logic: Active "L", Active "H" Wide operation temperature range: Ta = 40C to 85C Lead-free (Sn 100%), halogen-free *1. Overcurrent 1 detection voltage 0.06 V should be satisfied in the case of overcurrent 2 detection voltage = 0.1 V. Overcurrent 1 detection voltage 0.85overcurrent 2 detection voltage0.05 V should be satisfied in the case of overcurrent 2 detection voltage 0.2 V. Applications Lithium-ion rechargeable battery pack Lithium polymer rechargeable battery pack Package SOT-23-6 1

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Block Diagram DP VDD UVLO detection comparator Delay circuit output control circuit DO VM R VMS Overcurrent latch comparator Overcurrent 1 detection comparator VINI Overcurrent 2 detection comparator VSS Overcurrent 3 detection comparator Remark All the diodes shown in the figure are parasitic diodes. Figure 1 2

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Product Name Structure 1. Product name S-8239A xx - M6T1 U Environmental code U: Lead-free (Sn 100%), halogen-free Package abbreviation and IC packing specifications *1 M6T1: SOT-23-6, Tape Serial code *2 Sequentially set from AA to ZZ *1. Refer to the tape drawing. *2. Refer to "3. Product name list". 2. Package Table 1 Package Drawing Codes Package Name Dimension Tape Reel SOT-23-6 MP006-A-P-SD MP006-A-C-SD MP006-A-R-SD 3. Product name list Table 2 Product Name Overcurrent 1 Detection Voltage [V DIOV1] Overcurrent 2 Detection Voltage [V DIOV2] Overcurrent 1 Detection Delay Time [t DIOV1] Overcurrent 2 Detection Delay Time [t DIOV2] Overcurrent 3 Detection Function Output Logic S-8239AAA-M6T1U 0.08 V 0.4 V 1150 ms 1.12 ms Unavailable Active "L" S-8239AAB-M6T1U 0.10 V 0.5 V 1150 ms 0.28 ms Unavailable Active "L" S-8239AAC-M6T1U 0.10 V 0.3 V 18.0 ms 0.28 ms Unavailable Active "L" S-8239AAD-M6T1U 0.10 V 0.2 V 290 ms 0.56 ms Unavailable Active "L" S-8239AAE-M6T1U 0.10 V 0.7 V 18.0 ms 0.56 ms Unavailable Active "L" S-8239AAF-M6T1U 0.04 V 0.3 V 4600 ms 0.28 ms Unavailable Active "L" S-8239AAG-M6T1U 0.10 V 0.2 V 1150 ms 1.12 ms Available Active "L" S-8239AAH-M6T1U 0.06 V 0.1 V 290 ms 0.56 ms Unavailable Active "L" S-8239AAI-M6T1U 0.10 V 0.3 V 290 ms 0.28 ms Unavailable Active "L" S-8239AAJ-M6T1U 0.11 V 0.3 V 4600 ms 2.24 ms Available Active "L" S-8239AAK-M6T1U 0.10 V 0.3 V 290 ms 1.12 ms Available Active "H" Remark Contact our sales office for the products with detection voltage value other than those specified above. 3

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Pin Configuration 1. SOT-23-6 Top view 6 5 4 1 2 3 Figure 2 Table 3 Pin No. Symbol Description 1 VINI Voltage detection pin between VINI pin and VSS pin (Overcurrent detection pin) 2 VM Overcurrent latch pin 3 DO Connection pin of discharge control FET gate 4 DP *1 Test pin for delay time measurement 5 VDD Input pin for positive power supply 6 VSS Input pin for negative power supply *1. The DP pin should be open. 4

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Absolute Maximum Ratings Table 4 (Ta = 25C unless otherwise specified) Item Symbol Applied pin Absolute Maximum Rating Unit Input voltage between VDD pin and VSS pin V DS VDD 0.3 to 12 V VM pin input voltage V VM VM V DD 28 to V DD 0.3 V VINI pin input voltage V VINI VINI 0.3 to 12 V DO pin output voltage V DO DO 0.3 to 28 V Power dissipation P D 650 *1 mw Operation ambient temperature T opr 40 to 85 C Storage temperature T stg 55 to 125 C *1. When mounted on board [Mounted board] (1) Board size: 114.3 mm 76.2 mm t1.6 mm (2) Board name: JEDEC STANDARD51-7 Caution 1. The DP pin should be open. 2. The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. 700 Power dissipation (PD) [mw] 600 500 400 300 200 100 0 0 50 100 150 Ambient temperature (Ta) [C] Figure 3 Power Dissipation of Package (When Mounted on Board) 5

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Electrical Characteristics 1. Ta = 25C Table 5 (Ta = 25C unless otherwise specified) Item Symbol Condition Min. Typ. Max. Unit Test Test Condition Circuit Detection Voltage Overcurrent 1 detection voltage V DIOV1 0.015 V DIOV1 0.015 V 1 1 Overcurrent 2 detection voltage *1 V DIOV2 V DIOV2 0.100 V V DIOV2 DIOV2 0.100 V 1 1 Overcurrent 3 detection voltage V DIOV3 Overcurrent 3 detection function "available" 0.90 1.20 1.50 V 1 1 UVLO detection voltage V UVLO 1.90 2.00 2.10 V 1 1 Release Voltage Overcurrent release voltage V RIOV V DD criteria, V DD = 3.5 V 0.7 1.2 1.5 V 1 1 Input Voltage, Operation Voltage Operation voltage between VDD pin and VSS pin V DSOP Output logic is determined *2 1.5 8 V Current Consumption Current consumption during normal operation I OPE V DD = 3.5 V, V VM = 0 V 1.0 3.5 7.0 A 2 2 Current consumption during UVLO operation I UVLO V DD = V VM = 1.5 V 0.7 3.0 6.0 A 2 2 Internal Resistance Internal resistance between VM pin and VSS pin R VMS V DD = V VM = 3.5 V 210 300 390 k 3 3 Output Resistance (Active "L") DO pin resistance "L" R DOL V DD = V VINI = 3.5 V, V DO = 0.5 V 2.5 5 10 k 4 4 Output Resistance (Active "H") DO pin resistance "L" R DOL V DD = 3.5 V, V VINI = 0 V V DO = 0.5 V 2.5 5 10 k 4 4 Delay Time Overcurrent 1 detection delay time Overcurrent 2 detection delay time Overcurrent 3 detection delay time t DlOV1 t DlOV2 t DlOV3 Overcurrent 3 detection function "available" V DIOV1 t DIOV1 0.6 t DIOV2 0.6 t DIOV1 t DIOV2 V DIOV1 t DIOV1 1.4 t DIOV2 1.4 ms 5 5 ms 5 5 168 280 392 s 5 5 UVLO detection delay time t UVLO 2.94 4.90 6.86 s 5 5 *1. Even if overcurrent 1 detection voltage and overcurrent 2 detection voltage are in the same range, V DIOV1 is lower than V DIOV2. *2. It indicates that DO pin output logic is determined. 6

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Table 6 (Ta = 40C to 85C *1 unless otherwise specified) Item Symbol Condition Min. Typ. Max. Unit Test Test Condition Circuit Detection Voltage Overcurrent 1 detection voltage V DIOV1 0.021 V DIOV1 0.021 V 1 1 Overcurrent 2 detection voltage *2 V DIOV2 V DIOV2 0.130 V V DIOV2 DIOV2 0.130 V 1 1 Overcurrent 3 detection voltage V DIOV3 Overcurrent 3 detection function "available" 0.70 1.20 1.70 V 1 1 UVLO detection voltage V UVLO 1.85 2.00 2.15 V 1 1 Release Voltage Overcurrent release voltage V RIOV V DD criteria, V DD = 3.5 V 0.5 1.2 1.7 V 1 1 Input Voltage, Operation Voltage Operation voltage between VDD pin and VSS pin V DSOP Output logic is determined *3 1.5 8 V Current Consumption Current consumption during normal operation I OPE V DD = 3.5 V, V VM = 0 V 0.7 3.5 8.0 A 2 2 Current consumption during UVLO operation I UVLO V DD = V VM = 1.5 V 0.5 3.0 7.0 A 2 2 Internal Resistance Internal resistance between VM pin and VSS pin R VMS V DD = V VM = 3.5 V 150 300 450 k 3 3 Output Resistance (Active "L") DO pin resistance "L" R DOL V DD = V VINI = 3.5 V, V DO = 0.5 V 1.2 5 15 k 4 4 Output Resistance (Active "H") DO pin resistance "L" R DOL V DD = 3.5 V, V VINI = 0 V V DO = 0.5 V 1.2 5 15 k 4 4 Delay Time Overcurrent 1 detection delay time Overcurrent 2 detection delay time Overcurrent 3 detection delay time t DlOV1 t DlOV2 t DlOV3 Overcurrent 3 detection function "available" V DIOV1 t DIOV1 0.2 t DIOV2 0.2 t DIOV1 t DIOV2 V DIOV1 t DIOV1 1.8 t DIOV2 1.8 ms 5 5 ms 5 5 56 280 504 s 5 5 UVLO detection delay time t UVLO 0.98 4.90 8.82 s 5 5 *1. Since products are not screened at high and low temperatures, the specification for this temperature range is guaranteed by design, not tested in production. *2. Even if overcurrent 1 detection voltage and overcurrent 2 detection voltage are in the same range, V DIOV1 is lower than V DIOV2. *3. It indicates that DO pin output logic is determined. 7

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Test Circuits Caution Unless otherwise specified, the output voltage levels "H" and "L" at the DO pin (V DO ) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the DO pin level with respect to. 1. Overcurrent 1 detection voltage, overcurrent 2 detection voltage, overcurrent release voltage, UVLO detection voltage (Test condition 1, test circuit 1) 1. 1 Active "L" The overcurrent 1 detection voltage (V DIOV1 ) is defined as the voltage V2 whose delay time for changing V DO from "H" to "L" lies between the minimum and the maximum value of the overcurrent 1 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. The overcurrent 2 detection voltage (V DIOV2 ) is defined as the voltage V2 whose delay time for changing V DO from "H" to "L" lies between the minimum and the maximum value of the overcurrent 2 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. The overcurrent release voltage (V RIOV ) is defined as the voltage V3 at which V DO goes from "L" to "H" after decreasing V2 to 0 V and the voltage V3 is increased gradually from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V. The UVLO detection voltage (V UVLO ) is defined as the voltage V1 at which V DO goes from "H" to "L" after the voltages V1 and V3 are decreased gradually from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. 1. 2 Active "H" The overcurrent 1 detection voltage (V DIOV1 ) is defined as the voltage V2 whose delay time for changing V DO from "L" to "H" lies between the minimum and the maximum value of the overcurrent 1 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. The overcurrent 2 detection voltage (V DIOV2 ) is defined as the voltage V2 whose delay time for changing V DO from "L" to "H" lies between the minimum and the maximum value of the overcurrent 2 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. The overcurrent release voltage (V RIOV ) is defined as the voltage V3 at which V DO goes from "H" to "L" after decreasing V2 to 0 V and the voltage V3 is increased gradually from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V. The UVLO detection voltage (V UVLO ) is defined as the voltage V1 at which V DO goes from "L" to "H" after the voltages V1 and V3 are decreased gradually from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. 2. Overcurrent 3 detection voltage (Overcurrent 3 detection function "available") (Test condition 1, test circuit 1) 2. 1 Active "L" The overcurrent 3 detection voltage (V DIOV3 ) is defined as the voltage V2 whose delay time for changing V DO from "H" to "L" lies between the minimum and the maximum value of the overcurrent 3 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. 2. 2 Active "H" The overcurrent 3 detection voltage (V DIOV3 ) is defined as the voltage V2 whose delay time for changing V DO from "L" to "H" lies between the minimum and the maximum value of the overcurrent 3 detection delay time after the voltage V2 is increased instantaneously (within 10 s) from the set conditions of V1 = V3 = 3.5 V, V2 = 0 V. 3. Current consumption during normal operation, current consumption during UVLO operation (Test condition 2, test circuit 2) The current consumption during normal operation (I OPE ) is the current that flows through the VDD pin (I DD ) under the set conditions of V1 = 3.5 V, V2 = 0 V. The current consumption during UVLO operation (I UVLO ) is I DD under the set conditions of V1 = V2 = 1.5 V. 8 4. Internal resistance between VM pin and VSS pin (Test condition 3, test circuit 3) The internal resistance between the VM pin and the VSS pin (R VMS ) is the resistance between the VM pin and the VSS pin under the set condition of V1 = V2 = V3 = 3.5 V.

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 5. DO pin resistance "L" (Test condition 4, test circuit 4) 5. 1 Active "L" The DO pin resistance "L" (R DOL ) is the DO pin resistance under the set conditions of V1 = V2 = 3.5 V, V3 = 0.5 V. 5. 2 Active "H" The DO pin resistance "L" (R DOL ) is the DO pin resistance under the set conditions of V1 = 3.5 V, V2 = 0 V, V3 = 0.5 V. 6. Overcurrent 1 detection delay time (Test condition 5, test circuit 5) 6. 1 Active "L" 6. 1. 1 V DIOV2 = 0.1 V The overcurrent 1 detection delay time (t DIOV1 ) is the time period from when the voltage V2 exceeds V DIOV1 to when V DO goes to "L", after V2 is increased to 0.08V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 6. 1. 2 V DIOV2 0.2 V The overcurrent 1 detection delay time (t DIOV1 ) is the time period from when the voltage V2 exceeds V DIOV1 to when V DO goes to "L", after V2 is increased to V DIOV1 max. 0.01 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 6. 2 Active "H" 6. 2. 1 V DIOV2 = 0.1 V The overcurrent 1 detection delay time (t DIOV1 ) is the time period from when the voltage V2 exceeds V DIOV1 to when V DO goes to "H", after V2 is increased to 0.08V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 6. 2. 2 V DIOV2 0.2 V The overcurrent 1 detection delay time (t DIOV1 ) is the time period from when the voltage V2 exceeds V DIOV1 to when V DO goes to "H", after V2 is increased to V DIOV1 max. 0.01 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 7. Overcurrent 2 detection delay time, UVLO detection delay time (Test condition 5, test circuit 5) 7. 1 Active "L" The overcurrent 2 detection delay time (t DIOV2 ) is the time period from when the voltage V2 exceeds V DIOV2 to when V DO goes to "L", after V2 is increased to 0.9 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. The UVLO detection delay time (t UVLO ) is the time period from when the voltage V1 falls below V UVLO to when V DO goes to "L", after V1 is decreased to 1.8 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 7. 2 Active "H" The overcurrent 2 detection delay time (t DIOV2 ) is the time period from when the voltage V2 exceeds V DIOV2 to when V DO goes to "H", after V2 is increased to 0.9 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. The UVLO detection delay time (t UVLO ) is the time period from when the voltage V1 falls below V UVLO to when V DO goes to "H", after V1 is decreased to 1.8 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 9

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 8. Overcurrent 3 detection delay time (Overcurrent 3 detection function "available") (Test condition 5, test circuit 5) 8. 1 Active "L" The overcurrent 3 detection delay time (t DIOV3 ) is the time period from when the voltage V2 exceeds V DIOV3 to when V DO goes to "L", after V2 is increased to 1.6 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 8. 2 Active "H" The overcurrent 3 detection delay time (t DIOV3 ) is the time period from when the voltage V2 exceeds V DIOV3 to when V DO goes to "H", after V2 is increased to 1.6 V instantaneously (within 10 s) under the set conditions of V1 = 3.5 V, V2 = 0 V. 10

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK VDD DP I DD A VDD DP V1 VSS VINI DO VM V3 V1 VSS VINI DO VM 100 k V2 V V DO V2 COM Figure 4 Test Circuit 1 COM Figure 5 Test Circuit 2 VDD DP VDD DP V1 V1 VSS VINI DO VM VSS VINI DO VM A I VM A I DO V2 V3 V2 V3 COM Figure 6 Test Circuit 3 COM Figure 7 Test Circuit 4 V1 VDD VSS VINI DO DP VM V2 100 k COM Oscilloscope Figure 8 Test Circuit 5 11

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Operation 1. Normal status The monitors the voltage between the VINI pin and the VSS pin to control discharging. When the VINI pin voltage is equal to or lower than the overcurrent 1 detection voltage (V DIOV1 ), the DO pin becomes "High-Z" (Active "L") or potential (Active "H"). This status is called the normal status. Caution When a battery is connected for the first time, the may not be in the normal status. In this case, short the VM pin and VSS pin or connect the charger. The then becomes the normal status. 2. Overcurrent status (Overcurrent 1, overcurrent 2, overcurrent 3) When a battery is in the normal status, if the VINI pin voltage is equal to or higher than the overcurrent detection voltage because the discharge current is equal to or higher than the specified value and the status continues for the overcurrent detection delay time or longer, the DO pin becomes potential (Active "L") or "High-Z" (Active "H"). This status is called the overcurrent status. The overcurrent status is retained when the voltage between the VDD pin and the VM pin is equal to or lower than the overcurrent release voltage (V RIOV ). In the overcurrent status, the VM pin and VSS pin are shorted by the internal resistor between the VM pin and the VSS pin (R VMS ) in the. However, the VM pin is at V DD potential due to the external load as long as the external load is connected. When the external load is disconnected completely, the VM pin returns to potential. The overcurrent status is released when the voltage between the VDD pin and the VM pin is equal to or higher than V RIOV. 3. UVLO status The includes a UVLO (under voltage lock out) function to prevent the IC malfunction due to the decrease of the battery voltage when detecting the overcurrent. When the battery voltage in the normal status is equal to or lower than the UVLO detection voltage (V UVLO ) and the status continues for the UVLO detection delay time (t UVLO ) or longer, the DO pin becomes potential (Active "L") or "High-Z" (Active "H"). This status is called the UVLO status. In the UVLO status, the VM pin and VSS pin are shorted by R VMS between the VM pin and the VSS pin in the. After that, the UVLO status is released if the battery voltage becomes equal to or higher than V UVLO. 12

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 4. Delay circuit The detection delay times are determined by dividing a clock of approximately 3.5 khz with the counter. Remark The overcurrent 2 detection delay time (t DIOV2 ) starts when the overcurrent 1 detection voltage (V DIOV1 ) is detected. When the overcurrent 2 detection voltage (V DIOV2 ) is detected over t DIOV2 after the detection of V DIOV1, the becomes the overcurrent status within t DIOV2 from the time of detecting V DIOV2. DO pin High-Z 0 t D t DIOV2 t DIOV2 t D Time V DIOV2 VINI pin V DIOV1 Figure 9 Time 5. DP pin The DP pin is a test pin for delay time measurement and it should be open in the actual application. If a capacitor whose capacitance is 1000 pf or more or a resistor whose resistance is 1 M or less is connected to this pin, error may occur in the delay times or in the detection voltages. 13

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Timing Charts 1. Overcurrent detection 1. 1 Active "L" 1. 1. 1 Overcurrent 3 detection function "available" V DIOV3 VINI pin V DIOV2 V DIOV1 V DD V RIOV VM pin DO pin High-Z High-Z High-Z High-Z External load connection Status *1 Overcurrent 1 detection delay time (t DIOV1 ) (1) (2) Overcurrent 2 detection delay time (t DIOV2 ) (1) (2) Overcurrent 3 detection delay time (t DIOV3 ) (1) (2) (1) *1. (1): Normal status (2): Overcurrent status Figure 10 14

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 1. 1. 2 Overcurrent 3 detection function "unavailable" VINI pin V DIOV2 V DIOV1 V DD V RIOV VM pin DO pin High-Z High-Z High-Z External load connection Overcurrent 1 detection delay time (t DIOV1 ) Overcurrent 2 detection delay time (t DIOV2 ) Status *1 (1) (2) (1) (2) (1) *1. (1): Normal status (2): Overcurrent status Figure 11 15

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 1. 2 Active "H" 1. 2. 1 Overcurrent 3 detection function "available" V DIOV3 VINI pin V DIOV2 V DIOV1 V DD V RIOV VM pin DO pin High-Z High-Z High-Z External load connection Overcurrent 1 detection delay time (t DIOV1 ) Overcurrent 2 detection delay time (t DIOV2 ) Overcurrent 3 detection delay time (t DIOV3 ) Status *1 (1) (2) (1) (2) (1) (2) (1) *1. (1): Normal status (2): Overcurrent status Figure 12 16

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 1. 2. 2 Overcurrent 3 detection function "unavailable" VINI pin V DIOV2 V DIOV1 V DD V RIOV VM pin DO pin High-Z High-Z External load connection Overcurrent 1 detection delay time (t DIOV1 ) Overcurrent 2 detection delay time (t DIOV2 ) Status *1 (1) (2) (1) (2) (1) *1. (1): Normal status (2): Overcurrent status Figure 13 17

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 2. UVLO detection 2. 1 Active "L" V UVLO Battery voltage V DD VM pin DO pin High-Z High-Z Charger connection External load connection UVLO detection delay time (t UVLO ) Status *1 (1) (2) (1) *1. (1): Normal status (2): UVLO status Remark The charger is assumed to charge with a constant current. Figure 14 18

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 2. 2 Active "H" V UVLO Battery voltage V DD VM pin DO pin High-Z Charger connection External load connection UVLO detection delay time (t UVLO ) Status *1 (1) (2) (1) *1. (1): Normal status (2): UVLO status Remark The charger is assumed to charge with a constant current. Figure 15 19

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 5-serial-cell Protection Circuit Examples Figure 16 and Figure 17 show the 5-serial-cell protection circuit examples used by the and the S-8225A Series. Contact our sales office when using the circuit other than the following protection circuit examples. 1. Active "L" EB FET4 100 FET2 *2 1 M 1 M FET3 CTLD CTLC CO VDD VC1 VC2 0.1 F 0.1 F 0.1 F 0.1 F 100 330 k R VM R DOP FET1 *2 R DO VM DP S-8239A Series DO VDD VINI VSS R VDD C VDD DO VC3 S-8225A Series *1 SEL1 VC4 SEL2 VC5 CDT VC6 0.1 F 0.1 F 0.1 F 0.1 F 1 M R VINI Z VINI 0.1 F 0.1 F CCT VSS CHA DIS CFET DFET R SENSE Figure 16 2. Active "H" EB FET4 100 FET2 *2 1 M 1 M FET3 CTLD CTLC CO VDD VC1 VC2 0.1 F 0.1 F 0.1 F 0.1 F 100 330 k R VM R DO R DOP FET5 1 M FET1 *2 VM DP S-8239A Series DO VDD VINI VSS R VDD C VDD DO VC3 S-8225A Series *1 SEL1 VC4 SEL2 VC5 CDT VC6 0.1 F 0.1 F 0.1 F 0.1 F 1 M CHA R VINI Z VINI 0.1 F 0.1 F CCT VSS DIS CFET DFET R SENSE Figure 17 20

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Table 7 Constants for External Components Symbol Min. Typ. Max. Unit R VDD 300 470 1000 R VINI 1 k R SENSE 0 m R VM 1 5.1 5 *3 R DO 5.1 k R DOP 330 510 2000 k C VDD 0.022 0.1 1 F *1. Refer to the data sheet of the S-8225A Series for the recommended value for external components of the S-8225A Series. *2. Use the products with the same model number for FET1 and FET2. *3. Set up the optimal constant according to the FET in use. Caution 1. The above constants may be changed without notice. 2. The example of connection shown above and the constants do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant. 3. The DP pin should be open. 21

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Precautions The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation. Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. 22

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Characteristics (Typical Data) 1. Current consumption 1. 1 I OPE vs. Ta 1. 2 I OPE vs. V DD 8 8 6 6 IOPE [μa] 4 2 IOPE [μa] 4 2 0 40 25 0 +25 +50 +75 + 85 Ta [ C] 0 0 2 4 VDD [V] 6 8 1. 3 I UVLO vs. Ta 8 IUVLO [μa] 6 4 2 0 40 25 0 +25 +50 +75 + 85 Ta [ C] 2. Overcurrent detection / release voltage, UVLO function and delay times 2. 1 V DIOV1 vs. Ta 0.10 V DIOV1 = 0.08 V 2. 2 V DIOV2 vs. Ta 0.6 V DIOV2 = 0.4 V VDIOV1 [V] 0.09 0.08 0.07 VDIOV2 [V] 0.5 0.4 0.3 0.06 40 25 0 25 50 +75 + 85 Ta [ C] 0.2 40 25 0 25 50 +75 + 85 Ta [ C] 2. 3 V DIOV3 vs. Ta 2. 4 V RIOV vs. Ta 1.5 1.8 VDIOV3 [V] 1.4 1.3 1.2 1.1 1.0 VRIOV [V] 1.5 1.2 0.9 0.9 40 25 0 25 50 +75 + 85 Ta [ C] 0.6 40 25 0 +25 +50 +75 +85 Ta [ C] 23

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 2. 5 V DIOV1 vs. V DD V DIOV1 = 0.08 V 0.10 2. 6 V DIOV2 vs. V DD 0.6 V DIOV2 = 0.4 V VDIOV1 [V] 0.09 0.08 0.07 VDIOV2 [V] 0.5 0.4 0.3 0.06 2 3 4 5 VDD [V] 6 7 8 0.2 2 3 4 5 VDD [V] 6 7 8 VDIOV3 [V] 2. 7 V DIOV3 vs. V DD 2. 8 V RIOV vs. V DD 1.5 1.4 1.3 1.2 1.1 1.0 0.9 2 3 4 5 6 7 8 VDD [V] VRIOV [V] 1.8 1.5 1.2 0.9 0.6 2 3 2. 9 t DIOV1 vs. Ta 2. 10 t DIOV2 vs. Ta t DIOV1 = 1150 ms 1.6 1.6 4 5 6 7 8 VDD [V] t DIOV2 = 1.12 ms tdiov1 [s] 1.4 1.2 1.0 tdiov2 [ms] 1.4 1.2 1.0 0.8 40 25 0 +25 +50 +75 +85 Ta [ C] 0.8 40 25 0 +25 +50 +75 +85 Ta [ C] 2. 11 t DIOV3 vs. Ta 2. 12 t DIOV1 vs. V DD 400 1.6 t DIOV1 = 1150 ms tdiov3 [μs] 340 280 220 tdiov1 [s] 1.4 1.2 1.0 160 40 25 0 +25 +50 +75 +85 Ta [ C] 0.8 2 3 4 5 VDD [V] 6 7 8 24

Rev.1.4_04 OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK 2. 13 t DIOV2 vs. V DD 1.6 t DIOV2 = 1.12 ms 2. 14 t DIOV3 vs. V DD 400 tdiov2 [ms] 1.4 1.2 1.0 tdiov3 [μs] 340 280 220 0.8 2 3 4 5 VDD [V] 6 7 8 160 2 3 4 5 VDD [V] 6 7 8 2. 15 V UVLO vs. Ta 2. 16 t UVLO vs. V DD 2.2 6.0 VUVLO [V] 2.1 2.0 1.9 tuvlo [s] 5.5 5.0 4.5 4.0 3.5 1.8 40 25 0 25 50 +75 +85 Ta [ C] 3.0 1.5 1.6 1.7 VDD [V] 1.8 1.9 2.0 3. Output Resistance 3. 1 R DOL vs. Ta 10.0 8.0 RDOL [k] 6.0 4.0 2.0 0.0 40 25 0 25 50 75 85 Ta [C] 25

OVERCURRENT MONITORING IC FOR MULTI-SERIAL-CELL PACK Rev.1.4_04 Marking Specification 1. SOT-23-6 Top view 6 5 4 (1) to (3): Product code (Refer to Product name vs. Product code) (4): Lot number (1) (2) (3) (4) 1 2 3 Product name vs. Product code Product Name Product Code (1) (2) (3) S-8239AAA-M6T1U 3 S A S-8239AAB-M6T1U 3 S B S-8239AAC-M6T1U 3 S C S-8239AAD-M6T1U 3 S D S-8239AAE-M6T1U 3 S E S-8239AAF-M6T1U 3 S F S-8239AAG-M6T1U 3 S G S-8239AAH-M6T1U 3 S H S-8239AAI-M6T1U 3 S I S-8239AAJ-M6T1U 3 S J S-8239AAK-M6T1U 3 S K 26

Disclaimers (Handling Precautions) 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. ABLIC Inc. is not responsible for damages caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. 3. ABLIC Inc. is not responsible for damages caused by the incorrect information described herein. 4. Be careful to use the products within their specified ranges. Pay special attention to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not responsible for damages caused by failures and / or accidents, etc. that occur due to the use of the products outside their specified ranges. 5. When using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. 7. The products must not be used or provided (exported) for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not responsible for any provision (export) to those whose purpose is to develop, manufacture, use or store nuclear, biological or chemical weapons, missiles, or other military use. 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses. Do not apply the products to the above listed devices and equipments without prior written permission by ABLIC Inc. Especially, the products cannot be used for life support devices, devices implanted in the human body and devices that directly affect human life, etc. Prior consultation with our sales office is required when considering the above uses. ABLIC Inc. is not responsible for damages caused by unauthorized or unspecified use of our products. 9. Semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. The entire system must be sufficiently evaluated and applied on customer's own responsibility. 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party without the express permission of ABLIC Inc. is strictly prohibited. 14. For more details on the information described herein, contact our sales office. 2.0-2018.01 www.ablicinc.com