User Defined Fault Protection and Detection,10 Ω RON, Quad Channel Protector ADG5462F

Similar documents
Fault Protection and Detection, 10 Ω RON, Quad SPST Switches ADG5412F-EP

Fault Protection and Detection, 10 Ω RON, Dual SPDT Switch ADG5436F

1 Ω Typical On Resistance, ±5 V, +12 V, +5 V, and +3.3 V Dual SPDT Switches ADG1636

1.5 Ω On Resistance, ±15 V/12 V/±5 V, icmos, Dual SPDT Switch ADG1436

ADG1606/ADG Ω RON, 16-Channel, Differential 8-Channel, ±5 V,+12 V,+5 V, and +3.3 V Multiplexers FEATURES FUNCTIONAL BLOCK DIAGRAMS

High Voltage Latch-Up Proof, Triple/Quad SPDT Switches ADG5433/ADG5434

High Temperature, High Voltage, Latch-Up Proof, 8-Channel Multiplexer ADG5298

0.4 Ω CMOS, Dual DPDT Switch in WLCSP/LFCSP/TSSOP ADG888

Low Capacitance, Low Charge Injection, ±15 V/+12 V icmos Dual SPST Switches ADG1221/ADG1222/ADG1223

1 Ω Typical On Resistance, ±5 V, +12 V, +5 V, and +3.3 V, 4:1 Multiplexer ADG1604

<0.5 Ω CMOS, 1.65 V to 3.6 V, Quad SPST Switches ADG811/ADG812/ADG813

9.5 Ω RON, ±15 V/+12 V/±5 V icmos, Serially-Controlled Octal SPST Switches ADG1414

1 pc Charge Injection, 100 pa Leakage, CMOS, ±5 V/+5 V/+3 V Dual SPDT Switch ADG636

ADG1411/ADG1412/ADG1413

Low Voltage, 400 MHz, Quad 2:1 Mux with 3 ns Switching Time ADG774A

0.5 Ω CMOS, 1.8 V to 5.5 V, Dual SPDT/2:1 Mux, Mini LFCSP ADG854

1.5 Ω On Resistance, ±15 V/12 V/±5 V, 4:1, icmos Multiplexer ADG1404

LC 2 MOS 5 Ω RON SPST Switches ADG451/ADG452/ADG453

LC 2 MOS Quad SPST Switches ADG441/ADG442/ADG444

Low Capacitance, Low Charge Injection, ±15 V/12 V icmos, Dual SPDT Switch ADG1236

High Voltage, Latch-up Proof, 4-Channel Multiplexer ADG5404

High Voltage Latch-Up Proof, 4-/8-Channel Multiplexers ADG5408/ADG5409

Low Voltage, 400 MHz, Quad 2:1 Mux with 3 ns Switching Time ADG774A

Fault Protection and Detection, 10 Ω RON, 4-Channel Multiplexer ADG5404F

Octal Channel Protectors ADG467

3 V/5 V CMOS 0.5 Ω SPDT/2:1 Mux in SC70 ADG849

0.35 Ω CMOS 1.65 V to 3.6 V Single SPDT Switch/2:1 MUX ADG839

0.58 Ω CMOS, 1.8 V to 5.5 V, Quad SPDT/2:1 Mux in Mini LFCSP ADG858

4 Ω RON, 4-/8-Channel ±15 V/+12 V/±5 V icmos Multiplexers ADG1408/ADG1409

Quad SPDT ±15 V/+12 V Switches ADG1334

0.5 Ω CMOS 1.65 V to 3.6 V Dual SPDT/2:1 Mux in Mini LFCSP Package ADG824

CMOS 1.8 V to 5.5 V, 2.5 Ω 2:1 Mux/SPDT Switch in SOT-23 ADG719-EP

Low Capacitance, 16- and 8-Channel ±15 V/+12 V icmos Multiplexers ADG1206/ADG1207

Low Voltage, 300 MHz Quad 2:1 Mux Analog HDTV Audio/Video Switch ADG794

0.5 Ω CMOS, Dual 2:1 MUX/SPDT Audio Switch ADG884

1.3 Ω CMOS, 1.8 V to 5.5 V Single SPDT Switch/2:1 MUX in SOT-66 Package ADG859

CMOS, ±5 V/+5 V, 4 Ω, Single SPDT Switches ADG619/ADG620

Quad SPDT Switch ADG333A

4 Ω RON, 4-/8-Channel ±15 V/+12 V/±5 V icmos Multiplexers ADG1408-EP/ADG1409-EP

0.5 Ω CMOS 1.65 V to 3.6 V Dual SPDT/2:1 MUX ADG836L

CMOS, 1.8 V to 5.5 V/±2.5 V, 3 Ω Low Voltage 4-/8-Channel Multiplexers ADG708/ADG709

Dual SPDT Switch ADG436

CMOS, 1.8 V to 5.5 V/±2.5 V, 3 Ω Low Voltage 4-/8-Channel Multiplexers ADG708/ADG709

8-Channel Fault-Protected Analog Multiplexer ADG528F

CMOS Low Power Dual 2:1 Mux/Demux USB 2.0 (480 Mbps)/USB 1.1 (12 Mbps) ADG772

±15 V/12 V Quad SPST Switches ADG1311/ADG1312/ADG1313

0.28 Ω CMOS 1.65 V to 3.6 V Single SPST Switches in SC70 ADG841/ADG842

Wideband 2.5 GHz, 37 db Isolation at 1 GHz, CMOS 1.65 V to 2.75 V, 4:1 Mux/SP4T ADG904

TABLE OF CONTENTS Specifications... 3 Absolute Maximum Ratings... 4 ESD Caution... 4 Pin Configurations and Function Descriptions... 5 Terminology...

0.5 Ω CMOS 1.65 V TO 3.6 V 4-Channel Multiplexer ADG804

LC 2 MOS Precision Mini-DIP Analog Switch ADG419

High Voltage Latch-Up Proof, Single SPDT Switch ADG5419

High Isolation, Silicon SP4T, Nonreflective Switch, 9 khz to 12.0 GHz ADRF5040

Single Channel Protector in an SOT-23 Package ADG465

Low Capacitance, Low Charge Injection, ±15 V/+12 V icmos SPST in SOT-23 ADG1201/ADG1202

LC 2 MOS 4-/8-Channel High Performance Analog Multiplexers ADG408/ADG409

ADG918/ADG919. Wideband 4 GHz, 43 db Isolation at 1 GHz, CMOS 1.65 V to 2.75 V, 2:1 Mux/SPDT FEATURES FUNCTIONAL BLOCK DIAGRAMS APPLICATIONS

2.1 Ω On Resistance, ±15 V/+12 V/±5 V, ADG1419. Data Sheet FEATURES FUNCTIONAL BLOCK DIAGRAMS APPLICATIONS GENERAL DESCRIPTION PRODUCT HIGHLIGHTS

Logic Controlled, High-Side Power Switch with Reverse Current Blocking ADP195

ADG918/ADG919. Wideband 4 GHz, 43 db Isolation at 1 GHz, CMOS 1.65 V to 2.75 V, 2:1 Mux/SPDT Switches

CMOS 3 V/5 V, Wide Bandwidth Quad 2:1 Mux ADG774

Wideband 4 GHz, 36 db Isolation at 1 GHz, CMOS, 1.65 V to 2.75 V, Dual SPDT ADG936/ADG936-R

CMOS Low Voltage 2.5 Ω Dual SPDT Switch ADG736L

Dual Low Power 1.5% Comparator With 400 mv Reference ADCMP670

16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP AD7490-EP

Single 0.275% Comparator and Reference with Dual Polarity Outputs ADCMP361

CMOS 1.8 V to 5.5 V, 2.5 Ω 2:1 Mux/SPDT Switch in SOT-23 ADG719

2.5 Ω CMOS Low Power Dual 2:1 Mux/Demux USB 1.1 Switch ADG787

2.5 V/3.3 V, 2:1 Multiplexer/ Demultiplexer Bus Switch ADG3248

Programmable Low Voltage 1:10 LVDS Clock Driver ADN4670

LC 2 MOS 8-/16-Channel High Performance Analog Multiplexers ADG406/ADG407/ADG426

Nonreflective, Silicon SP4T Switch, 0.1 GHz to 6.0 GHz HMC7992

Zero Drift, Digitally Programmable Instrumentation Amplifier AD8231-EP OP FUNCTIONAL BLOCK DIAGRAM FEATURES ENHANCED PRODUCT FEATURES

Low Power, Rail-to-Rail Output, Precision JFET Amplifiers AD8641/AD8642/AD8643

AD864/AD8642/AD8643 TABLE OF CONTENTS Specifications... 3 Electrical Characteristics... 3 Absolute Maximum Ratings... 5 ESD Caution... 5 Typical Perfo

10-Channel Gamma Buffer with VCOM Driver ADD8710

Octal, 16-Bit DAC with 5 ppm/ C On-Chip Reference in 14-Lead TSSOP AD5668-EP

Low Power, Adjustable UV and OV Monitor with 400 mv, ±0.275% Reference ADCMP671

High Isolation, Silicon SPDT, Nonreflective Switch, 0.1 GHz to 6.0 GHz HMC8038W

20 MHz to 500 MHz IF Gain Block ADL5531

AD8613/AD8617/AD8619. Low Cost Micropower, Low Noise CMOS Rail-to-Rail, Input/Output Operational Amplifiers PIN CONFIGURATIONS FEATURES APPLICATIONS

High Voltage Latch-Up Proof, Single SPST Switch ADG5401

GaAs, phemt, MMIC, Single Positive Supply, DC to 7.5 GHz, 1 W Power Amplifier HMC637BPM5E

ADA485-/ADA485- TABLE OF CONTENTS Features... Applications... Pin Configurations... General Description... Revision History... Specifications... 3 Spe

OBSOLETE. Charge Pump Regulator for Color TFT Panel ADM8830

Comparators and Reference Circuits ADCMP350/ADCMP354/ADCMP356

12.92 GHz to GHz MMIC VCO with Half Frequency Output HMC1169

4 GHz to 18 GHz Divide-by-4 Prescaler ADF5001

Rail-to-Rail, High Output Current Amplifier AD8397

9- and 11-Channel, Muxed Input LCD Reference Buffers AD8509/AD8511

Improved Second Source to the EL2020 ADEL2020

700 MHz to 4200 MHz, Tx DGA ADL5335

Low Cost 6-Channel HD/SD Video Filter ADA4420-6

S 500µA (typ) Supply Current S TSSOP 16-Pin Package S -40 C to +85 C Ambient Temperature Range S Functionally Compatible to DG411, DG412, and DG413

4 GHz to 18 GHz Divide-by-8 Prescaler ADF5002

High Speed, 3.3 V/5 V Quad 2:1 Mux/Demux (4-Bit, 1 of 2) Bus Switch ADG3257

10 W, Failsafe, GaAs, SPDT Switch 0.2 GHz to 2.7 GHz HMC546LP2E

1 MHz to 8 GHz, 70 db Logarithmic Detector/Controller AD8318-EP

1 MHz to 2.7 GHz RF Gain Block AD8354

12.17 GHz to GHz MMIC VCO with Half Frequency Output HMC1167

Transcription:

User Defined Fault Protection and Detection,1 Ω RON, Quad Channel Protector FEATURES User defined secondary supplies set overvoltage level Overvoltage protection up to 55 V and +55 V Power-off protection up to 55 V and +55 V Overvoltage detection on source pins Minimum secondary supply level: 4.5 V single-supply Interrupt flag indicates fault status Low on resistance: 1 Ω typical On-resistance flatness:.5 Ω maximum 4 kv human body model (HBM) ESD rating Latch-up immune under any circumstance VSS to VDD analog signal range ±5 V to ±22 V dual supply operation 8 V to 44 V single-supply operation Fully specified at ±15 V, ±2 V, +12 V, and +36 V APPLICATIONS Analog input/output modules Process control/distributed control systems Data acquisition Instrumentation Avionics Automatic test equipment Communication systems GENERAL DESCRIPTION The contains four channels that are overvoltage protected. The channel protector is placed in series with the signal path and protects sensitive components from overvoltage faults in that path. The channel protector prevents overvoltages when powered and unpowered, and it is ideal for use in applications where correct power supply sequencing cannot always be guaranteed. The primary supply voltages define the on-resistance profile, while the secondary supply voltages define the voltage level at which the overvoltage protection engages. When no power supplies are present, the channel remains in the off condition, and the channel inputs are high impedance. Under normal operating conditions, if the analog input signal levels on any Sx pin exceed positive fault voltage () or negative fault voltage () by a threshold voltage (VT), the channel turns off and that Sx pin becomes high impedance. If the DR pin is driven low, the drain pin (Dx) is pulled to the secondary supply voltage that was exceeded. The output profile for each DR voltage level is shown in Figure 49. Input signal levels up to 55 V or +55 V relative to ground are blocked in both the powered and unpowered conditions. FUNCTIONAL BLOCK DIAGRAM V IN S1 S2 S3 S4 V DD V SS DR Figure 1. D1 D2 D3 D4 FF V OUT The low on-resistance of these switches, combined with the on-resistance flatness over a significant portion of the signal range make them an ideal solution for data acquisition and instrumentation applications where excellent linearity and low distortion are critical. PRODUCT HIGHLIGHTS 1. Source pins (Sx) are protected against voltages greater than the secondary supply rails ( and ), up to 55 V and +55 V. 2. In an unpowered state, source pins (Sx) are protected against voltages from 55 V to +55 V. 3. Overvoltage detection with digital output indicates the operating state of the channels. 4. Trench isolation guards against latch-up. 5. Optimized for low on-resistance and on-resistance flatness. 6. The operates from a dual power supply range of ±5 V to ±22 V or a single power supply range of 8 V to 44 V. 12698-1 Rev. C Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 916, Norwood, MA 262-916, U.S.A. Tel: 781.329.47 215 217 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com

TABLE OF CONTENTS Features... 1 Applications... 1 Functional Block Diagram... 1 General Description... 1 Product Highlights... 1 Revision History... 2 Specifications... 3 ±15 V Dual Supply... 3 ±2 V Dual Supply... 5 12 V Single Supply... 7 36 V Single Supply... 9 Continuous Current per Channel, Sx or Dx... 1 Absolute Maximum Ratings... 11 ESD Caution... 11 Pin Configurations and Function Descriptions... 12 Typical Performance Characteristics... 13 Data Sheet Test Circuits... 19 Terminology... 23 Theory of Operation... 24 Switch Architecture... 24 User Defined Fault Protection... 25 Applications Information... 27 Power Supply Rails... 27 Power Supply Sequencing Protection... 27 Power Supply Recommendations... 27 User Defined Signal Range... 27 Low Impedance Channel Protection... 27 High Voltage Surge Suppression... 27 Intelligent Fault Detection... 28 Large Voltage, High Frequency Signals... 28 Outline Dimensions... 29 Ordering Guide... 29 REVISION HISTORY 1/217 Rev. B to Rev. C Changes to Fault Drain Leakage Current With Overvoltage Parameter, Table 1... 3 Changes to Fault Drain Leakage Current With Overvoltage Parameter, Table 2... 7 Changes to Fault Drain Leakage Current With Overvoltage Parameter, Table 4... 9 Updated Outline Dimensions... 29 Changes to Ordering Guide... 29 1/216 Rev. A to Rev. B Changes to General Description Section... 1 Changes to Table 1... 3 Changes to Channel On Leakage, ID (On), IS (On) Maximum Parameter, Table 2... 5 Changes to Table 3... 7 Changes to Table 4... 9 5/215 Rev. to Rev. A Added 16-Lead LFCSP Package... Universal Changes to Drain Leakage Current, ID, with Overvoltage Parameter Test Condition/Comment, Table 3... 7 Changes to Drain Leakage Current, ID, with Overvoltage Parameter Test Condition/Comment, Table 4... 9 Changes to Table 5... 1 Changes to Table 6... 11 Added Figure 3; Renumbered Sequentially... 12 Changes to Table 7... 12 Added Figure 54... 29 Updated Outline Dimensions... 29 Changes to Ordering Guide... 29 1/215 Revision : Initial Version Rev. C Page 2 of 29

SPECIFICATIONS ±15 V DUAL SUPPLY VDD = 15 V ± 1%, VSS = 15 V ± 1%, GND = V, CDECOUPLING =.1 µf, unless otherwise noted. Table 1. Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments ANALOG SWITCH VDD = +13.5 V, VSS = 13.5 V, see Figure 35 Analog Signal Range VDD to VSS V On Resistance, RON 1 Ω typ VS = ±1 V, IS = 1 ma 11.2 14 16.5 Ω max 9.5 Ω typ VS = ±9 V, IS = 1 ma 1.7 13.5 16 Ω max On-Resistance Match Between Channels, RON.5 Ω typ VS = ±1 V, IS = 1 ma.5.6.7 Ω max.5 Ω typ VS = ±9 V, IS = 1 ma.35.5.5 Ω max On-Resistance Flatness, RFLAT(ON).6 Ω typ VS = ±1 V, IS = 1 ma.9 1.1 1.1 Ω max.1 Ω typ VS = ±9 V, IS = 1 ma.4.5.5 Ω max Threshold Voltage, VT.7 V typ See Figure 23 LEAKAGE CURRENTS VDD = +16.5 V, VSS = 16.5 V Channel On Leakage, ID (On), IS (On) ±.3 na typ VS = VD = ±1 V, see Figure 36 ±1.5 ±2. ±4.5 na max FAULT Source Leakage Current, IS With Overvoltage ±78 µa typ VDD = +16.5 V, VSS = 16.5 V, GND = V, VS = ±55 V, see Figure 37 Power Supplies Grounded or Floating ±4 µa typ VDD = V or floating, VSS = V or floating, GND = V, VS = ±55 V, see Figure 38 Drain Leakage Current, ID DR = floating or VDD With Overvoltage ±2. na typ VDD = +16.5 V, VSS = 16.5 V, GND = V, VS = ±55 V, see Figure 37 ±2 ±3 ±65 na max Power Supplies Grounded ±1 na typ VDD = V, VSS = V, GND = V, VS = ±55 V, see Figure 38 ±3 ±5 ±1 na max Power Supplies Floating ±1 ±1 ±1 µa typ VDD = floating, VSS = floating, GND = V, VS = ±55 V, see Figure 38 DIGITAL INPUTS/OUTPUTS (DR/FF) Input Voltage High, VINH 2. V min Input Voltage Low, VINL.8 V max Input Current, IINL or IINH ±.7 µa typ VIN = VGND or VDD ±1.2 µa max Digital Input Capacitance, CIN 5. pf typ Output Voltage High, VOH 2. V min Output Voltage Low, VOL.8 V max Rev. C Page 3 of 29

Data Sheet Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments DYNAMIC CHARACTERISTICS 1 Overvoltage Response Time, tresponse 46 ns typ RL = 1 kω, CL = 2 pf, see Figure 42 585 615 63 ns max Overvoltage Recovery Time, trecovery 72 ns typ RL = 1 kω, CL = 2 pf, see Figure 43 93 15 11 ns max Drain Pull-Up/Pull-Down Time Following 4 µs typ CL = 12 pf, see Figure 47 Overvoltage, tresponse (DR) Interrupt Flag Response Time, tdigresp 85 115 ns typ CL = 12 pf, see Figure 44 Interrupt Flag Recovery Time, tdigrec 6 85 µs typ CL = 12 pf, see Figure 45 6 ns typ CL = 12 pf, RPULLUP = 1 kω, see Figure 46 Channel-to-Channel Crosstalk 9 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 39 Total Harmonic Distortion Plus Noise, THD + N.15 % typ RL = 1 kω, VS = 15 V p-p, f = 2 Hz to 2 khz, see Figure 41 3 db Bandwidth 318 MHz typ RL = 5 Ω, CL = 5 pf, see Figure 4 Insertion Loss.8 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 4 CD (On), CS (On) 24 pf typ VS = V, f = 1 MHz POWER REQUIREMENTS VDD = = +16.5 V, VSS = = 16.5 V, GND = V Normal Mode IDD.9 ma typ I.1 ma typ IDD + I 1.2 1.3 ma max IGND.4 ma typ.55.6 ma max ISS.5 ma typ I.1 ma typ ISS + I.65.7 ma max Fault Mode VS = ±55 V IDD 1.2 ma typ I.1 ma typ IDD + I 1.6 1.8 ma max IGND.8 ma typ 1. 1.1 ma max ISS.5 ma typ I.1 ma typ ISS + I 1. 1.8 ma max VDD/VSS ±5 V min GND = V ±22 V max GND = V 1 Guaranteed by design; not subject to production test. Rev. C Page 4 of 29

±2 V DUAL SUPPLY VDD = 2 V ± 1%, VSS = 2 V ± 1%, GND = V, CDECOUPLING =.1 µf, unless otherwise noted. Table 2. Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments ANALOG SWITCH VDD = +18 V, VSS = 18 V, see Figure 35 Analog Signal Range VDD to VSS V On Resistance, RON 1 Ω typ VS = ±15 V, IS = 1 ma 11.5 14.5 16.5 Ω max 9.5 Ω typ VS = ±13.5 V, IS = 1 ma 11 14 16.5 Ω max On-Resistance Match Between Channels, RON.5 Ω typ VS = ±15 V, IS = 1 ma.35.5.5 Ω max.5 Ω typ VS = ±13.5 V, IS = 1 ma.35.5.5 Ω max On-Resistance Flatness, RFLAT(ON) 1. Ω typ VS = ±15 V, IS = 1 ma 1.4 1.5 1.5 Ω max.1 Ω typ VS = ±13.5 V, IS = 1 ma.4.5.5 Ω max Threshold Voltage, VT.7 V typ See Figure 23 LEAKAGE CURRENTS VDD = +22 V, VSS = 22 V Channel On Leakage, ID (On), IS (On) ±.3 na typ VS = VD = ±15 V, see Figure 36 ±1.5 ±2. ±4.5 na max FAULT Source Leakage Current, IS With Overvoltage ±78 µa typ VDD = +22 V, VSS = 22 V, GND = V, VS = ±55 V, see Figure 37 Power Supplies Grounded or Floating ±4 µa typ VDD = V or floating, VSS = V or floating, GND = V, VS = ±55 V, see Figure 38 Drain Leakage Current, ID DR = floating or VDD With Overvoltage ±5. na typ VDD = +22 V, VSS = 22 V, GND = V, VS = ±55 V, see Figure 37 ±1. ±1. ±1. µa max Power Supplies Grounded ±1 na typ VDD = V, VSS = V, GND = V, VS = ±55 V, see Figure 38 ±3 ±5 ±1 na max Power Supplies Floating ±1 ±1 ±1 µa typ VDD = floating, VSS = floating, GND = V, VS = ±55 V, see Figure 38 DIGITAL INPUTS/OUTPUTS Input Voltage High, VINH 2. V min Input Voltage Low, VINL.8 V max Input Current, IINL or IINH.7 µa typ VIN = VGND or VDD 1.2 µa max Digital Input Capacitance, CIN 5. pf typ Output Voltage High, VOH 2. V min Output Voltage Low, VOL.8 V max Rev. C Page 5 of 29

Data Sheet Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments DYNAMIC CHARACTERISTICS 1 Overvoltage Response Time, tresponse 37 ns typ RL = 1 kω, CL = 2 pf, see Figure 42 48 5 515 ns max Overvoltage Recovery Time, trecovery 84 ns typ RL = 1 kω, CL = 2 pf, see Figure 43 12 14 17 ns max Drain Pull-Up/Pull-Down Time Following 4 µs typ CL = 12 pf, see Figure 47 Overvoltage, tresponse (DR) Interrupt Flag Response Time, tdigresp 85 115 ns typ CL = 12 pf, see Figure 44 Interrupt Flag Recovery Time, tdigrec 6 85 µs typ CL = 12 pf, see Figure 45 6 ns typ CL = 12 pf, RPULLUP = 1 kω, see Figure 46 Channel-to-Channel Crosstalk 9 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 39 Total Harmonic Distortion Plus Noise, THD + N.1 % typ RL = 1 kω, VS = 2 V p-p, f = 2 Hz to 2 khz, see Figure 41 3 db Bandwidth 31 MHz typ RL = 5 Ω, CL = 5 pf, see Figure 4 Insertion Loss.8 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 4 CD (On), CS (On) 23 pf typ VS = V, f = 1 MHz POWER REQUIREMENTS VDD = = +22 V, VSS = = 22 V Normal Mode IDD.9 ma typ I.1 ma typ IDD + I 1.2 1.3 ma max IGND.4 ma typ.55.6 ma max ISS.5 ma typ I.1 ma typ ISS + I.65.7 ma max Fault Mode VS = ±55 V IDD 1.2 ma typ I.1 ma typ IDD + I 1.6 1.8 ma max IGND.8 ma typ 1. 1.1 ma max ISS.5 ma typ I.1 ma typ ISS + I 1. 1.8 ma max VDD/VSS ±5 V min GND = V ±22 V max GND = V 1 Guaranteed by design; not subject to production test. Rev. C Page 6 of 29

12 V SINGLE SUPPLY VDD = 12 V ± 1%, VSS = V, GND = V, CDECOUPLING =.1 µf, unless otherwise noted. Table 3. Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments ANALOG SWITCH VDD = +1.8 V, VSS = V, see Figure 35 Analog Signal Range V to VDD V On Resistance, RON 22 Ω typ VS = V to +1 V, IS = 1 ma 24.5 31 37 Ω max 1 Ω typ VS = +3.5 V to +8.5 V, IS = 1 ma 11.2 14 16.5 Ω max On-Resistance Match Between Channels, RON.5 Ω typ VS = V to +1 V, IS = 1 ma.5.6.7 Ω max.5 Ω typ VS = +3.5 V to +8.5 V, IS = 1 ma.5.6.7 Ω max On-Resistance Flatness, RFLAT(ON) 12.5 Ω typ VS = V to +1 V, IS = 1 ma 14.5 19 23 Ω max.6 Ω typ VS = +3.5 V to +8.5 V, IS = 1 ma.9 1.1 1.3 Ω max Threshold Voltage, VT.7 V typ See Figure 23 LEAKAGE CURRENTS VDD = +13.2 V, VSS = V Channel On Leakage, ID (On), IS (On) ±.3 na typ VS = VD = 1 V/1 V, see Figure 36 ±1.5 ±2. ±4.5 na max FAULT Source Leakage Current, IS With Overvoltage ±78 µa typ VDD = +13.2 V, VSS = V, GND = V, VS = ±55 V, see Figure 37 Power Supplies Grounded or Floating ±4 µa typ VDD = V or floating, VSS = V or floating, GND = V, VS = ±55 V, see Figure 38 Drain Leakage Current, ID DR = floating or VDD With Overvoltage ±2. na typ VDD = +13.2 V, VSS = V, GND = V, VS = ±55 V, see Figure 37 ±2 ±3 ±65 na max Power Supplies Grounded ±1 na typ VDD = V, VSS = V, GND = V, VS = ±55 V, see Figure 38 ±3 ±5 ±1 na max Power Supplies Floating ±1 ±1 ±1 µa typ VDD = floating, VSS = floating, GND = V, VS = ±55 V, see Figure 38 DIGITAL INPUTS/OUTPUTS Input Voltage High, VINH 2. V min Input Voltage Low, VINL.8 V max Input Current, IINL or IINH.7 µa typ VIN = VGND or VDD 1.2 µa max Digital Input Capacitance, CIN 5. pf typ Output Voltage High, VOH 2. V min Output Voltage Low, VOL.8 V max Rev. C Page 7 of 29

Data Sheet Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments DYNAMIC CHARACTERISTICS 1 Overvoltage Response Time, tresponse 56 ns typ RL = 1 kω, CL = 2 pf, see Figure 42 66 7 72 ns max Overvoltage Recovery Time, trecovery 64 ns typ RL = 1 kω, CL = 2 pf, see Figure 43 8 865 96 ns max Drain Pull-Up/Pull-Down Time Following 4 µs typ CL = 12 pf, see Figure 47 Overvoltage, tresponse (DR) Interrupt Flag Response Time, tdigresp 85 115 ns typ CL = 12 pf, see Figure 44 Interrupt Flag Recovery Time, tdigrec 6 85 µs typ CL = 12 pf, see Figure 45 6 ns typ CL = 12 pf, RPULLUP = 1 kω, see Figure 46 Channel-to-Channel Crosstalk 9 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 39 Total Harmonic Distortion Plus Noise, THD + N.7 % typ RL = 1 kω, VS = 6 V p-p, f = 2 Hz to 2 khz, see Figure 41 3 db Bandwidth 284 MHz typ RL = 5 Ω, CL = 5 pf, see Figure 4 Insertion Loss.9 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 4 CD (On), CS (On) 25 pf typ VS = 6 V, f = 1 MHz POWER REQUIREMENTS VDD = +13.2 V, VSS = V, digital inputs = V, 5 V, or VDD Normal Mode IDD.9 ma typ I.1 ma typ IDD + I 1.2 1.3 ma max IGND.4 ma typ.55.6 ma max ISS.5 ma typ I.1 ma typ ISS + I.65.7 ma max Fault Mode VS = ±55 V IDD 1.2 ma typ I.1 ma typ IDD + I 1.6 1.8 ma max IGND.8 ma typ 1. 1.1 ma max ISS.5 ma typ Digital inputs = 5 V I.1 ma typ ISS + I 1. 1.8 ma max VS = ±55 V, VD = V VDD 8 V min GND = V 44 V max GND = V 1 Guaranteed by design; not subject to production test. Rev. C Page 8 of 29

36 V SINGLE SUPPLY VDD = 36 V ± 1%, VSS = V, GND = V, CDECOUPLING =.1 µf, unless otherwise noted. Table 4. Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments ANALOG SWITCH VDD = +32.4 V, VSS = V, see Figure 35 Analog Signal Range V to VDD V On Resistance, RON 22 Ω typ VS = V to +3 V, IS = 1 ma 24.5 31 37 Ω max 1 Ω typ VS = +4.5 V to +28 V, IS = 1 ma 11 14 16.5 Ω max On-Resistance Match Between Channels, RON.5 Ω typ VS = V to +3 V, IS = 1 ma.5.6.7 Ω max.5 Ω typ VS = +4.5 V to +28 V, IS = 1 ma.35.5.5 Ω max On-Resistance Flatness, RFLAT(ON) 12.5 Ω typ VS = V to +3 V, IS = 1 ma 14.5 19 23 Ω max.1 Ω typ VS = +4.5 V to +28 V, IS = 1 ma.4.5.5 Ω max Threshold Voltage, VT.7 V typ See Figure 23 LEAKAGE CURRENTS VDD = +39.6 V, VSS = V Channel On Leakage, ID (On), IS (On) ±.3 na typ VS = VD = 1 V/3 V, see Figure 36 ±1.5 ±2. ±4.5 na max FAULT Source Leakage Current, IS With Overvoltage ±78 µa typ VDD = +39.6 V, VSS = V, GND = V, VS = 4 V to +55 V, see Figure 37 Power Supplies Grounded or Floating ±4 µa typ VDD = V or floating, VSS = V or floating, GND = V, VS = +55 V, 4 V, see Figure 38 Drain Leakage Current, ID DR = floating or VDD With Overvoltage ±2. na typ VDD = +39.6 V, VSS = V, GND = V, VS = 4 V to +55 V, see Figure 37 ±2 ±3 ±65 na max Power Supplies Grounded ±1 na typ VDD = V, VSS = V, GND = V, VS = 4 V to +55 V, see Figure 38 ±3 ±5 ±1 na max Power Supplies Floating ±1 ±1 ±1 µa typ VDD = floating, VSS = floating, GND = V, VS = 4 V to +55 V, see Figure 38 DIGITAL INPUTS/OUTPUTS Input Voltage High, VINH 2. V min Input Voltage Low, VINL.8 V max Input Current, IINL or IINH.7 µa typ VIN = VGND or VDD 1.2 µa max Digital Input Capacitance, CIN 5. pf typ Output Voltage High, VOH 2. V min Output Voltage Low, VOL.8 V max Rev. C Page 9 of 29

Data Sheet Parameter +25 C 4 C to +85 C 4 C to +125 C Unit Test Conditions/Comments DYNAMIC CHARACTERISTICS 1 Overvoltage Response Time, tresponse 25 ns typ RL = 1 kω, CL = 2 pf, see Figure 42 35 36 375 ns max Overvoltage Recovery Time, trecovery 15 ns typ RL = 1 kω, CL = 2 pf, see Figure 43 2 23 27 ns max Drain Pull-Up/Pull-Down Time Following 4 µs typ CL = 12 pf, see Figure 47 Overvoltage, tresponse (DR) Interrupt Flag Response Time, tdigresp 85 115 ns typ CL = 12 pf, see Figure 44 Interrupt Flag Recovery Time, tdigrec 6 85 µs typ CL = 12 pf, see Figure 45 6 ns typ CL = 12 pf, RPULLUP = 1 kω, see Figure 46 Channel-to-Channel Crosstalk 9 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 39 Total Harmonic Distortion Plus Noise, THD + N.1 % typ RL = 1 kω, VS = 18 V p-p, f = 2 Hz to 2 khz, see Figure 41 3 db Bandwidth 321 MHz typ RL = 5 Ω, CL = 5 pf, see Figure 4 Insertion Loss.8 db typ RL = 5 Ω, CL = 5 pf, f = 1 MHz, see Figure 4 CD (On), CS (On) 23 pf typ VS = 18 V, f = 1 MHz POWER REQUIREMENTS VDD = 39.6 V, VSS = V, digital inputs = V, 5 V, or VDD Normal Mode IDD.9 ma typ I.1 ma typ IDD + I 1.2 1.3 ma max IGND.4 ma typ.55.6 ma max ISS.5 ma typ I.1 ma typ ISS + I.65.7 ma max Fault Mode VS = 4 V to +55 V IDD 1.2 ma typ I.1 ma typ IDD + I 1.6 1.8 ma max IGND.8 ma typ 1. 1.1 ma max ISS.5 ma typ I.1 ma typ ISS + I 1. 1.8 ma max VDD 8 V min GND = V 44 V max GND = V 1 Guaranteed by design; not subject to production test. CONTINUOUS CURRENT PER CHANNEL, Sx OR Dx Table 5. Parameter 25 C 85 C 125 C Unit Test Conditions/Comments 16-Lead TSSOP θja = 112.6 C/W 83 59 39 ma max VS = VSS + 4.5 V to VDD 4.5 V 64 48 29 ma max VS = VSS to VDD 16-Lead LFCSP θja = 3.4 C/W 152 99 61 ma max VS = VSS + 4.5 V to VDD 4.5 V 118 81 53 ma max VS = VSS to VDD Rev. C Page 1 of 29

ABSOLUTE MAXIMUM RATINGS TA = 25 C, unless otherwise noted. Table 6. Parameter Rating VDD to VSS 48 V.3 V to +48 V 48 V to +.3 V.3 V to VDD +.3 V VSS.3V to +.3 V 55 V to +55 V 8 V VS to VD 8 V Dx Pins 1, 2 to GND.7 V to +.7 V or 3 ma, whichever occurs first VDD to GND VSS to GND to GND to GND Sx Pins to GND Sx to VDD or VSS Digital Input (DR pin) to GND GND.7 V to 48 V or 3 ma, whichever occurs first Peak Current, Sx or Dx Pins 288 ma (pulsed at 1 ms, 1% duty cycle maximum) Continuous Current, Sx or Dx Pins Data 3 + 15% Digital Output (FF pin) GND.7 V to 6 V or 3 ma, whichever occurs first Dx Pins, Overvoltage State, 1 ma DR = GND, Load Current Operating Temperature Range 4 C to +125 C Storage Temperature Range 65 C to +15 C Junction Temperature 15 C Thermal Impedance, θja 16-Lead TSSOP (4-Layer Board) 112.6 C/W 16-Lead LFCSP (4-Layer Board) 3.4 C/W Reflow Soldering Peak As per JEDEC J-STD-2 Temperature, Pb-Free ESD (HBM: ESDA/JEDEC JS-1-211) Input/Output Port to Supplies 4 kv Input/Output Port to 4 kv Input/Output Port All Other Pins 4 kv Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. Only one absolute maximum rating can be applied at any one time. ESD CAUTION 1 Overvoltages at the Dx pins are clamped by internal diodes. Limit current to the maximum ratings given. 2 and must not exceed VDD and VSS, respectively. 3 See Table 5. Rev. C Page 11 of 29

5 6 7 8 16 15 14 13 Data Sheet PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS D1 D2 D1 S1 V SS GND S4 D4 DR 1 2 3 4 5 6 7 8 TOP VIEW (Not to Scale) NOTES 1. NIC = NOT INTERNALLY CONNECTED. 16 15 14 13 12 11 1 9 D2 S2 V DD FF S3 D3 NIC Figure 2. TSSOP Pin Configuration 12698-2 S1 1 V SS 2 GND 3 TOP VIEW (Not to Scale) S4 4 9 D4 DR NIC D3 12 S2 11 V DD 1 FF NOTES 1. NIC = NOT INTERNALLY CONNECTED. DO NOT CONNECT TO THIS PIN. 2. THE EXPOSED PAD IS CONNECTED INTERNALLY. FOR INCREASED RELIABILITY OF THE SOLDER JOINTS AND MAXIMUM THERMAL CAPABILITY, IT IS RECOMMENDED THAT THE PAD BE SOLDERED TO THE LOWEST SUPPLY VOLTAGE, V SS. S3 Figure 3. LFCSP Pin Configuration 12698-13 Table 7. Pin Function Descriptions Pin No. TSSOP LFCSP Mnemonic Description 1 15 Negative Fault Voltage. This pin provides the negative supply voltage that determines the overvoltage protection level. If a secondary supply is not used, connect this pin to VSS. 2 16 D1 Drain Terminal 1. This pin can be an input or an output. 3 1 S1 Overvoltage Protected Source Terminal 1. This pin can be an input or an output. 4 2 VSS Most Negative Power Supply Potential. 5 3 GND Ground ( V) Reference. 6 4 S4 Overvoltage Protected Source Terminal 4. This pin can be an input or an output. 7 5 D4 Drain Terminal 4. This pin can be an input or an output. 8 6 DR Drain Response Digital Input. Tying this pin to GND enables the drain to pull to or during an overvoltage fault condition. The default condition of the drain is open-circuit when the pin is left floating or if it is tied to VDD. 9 7 NIC Not Internally Connected. 1 8 D3 Drain Terminal 3. This pin can be an input or an output. 11 9 S3 Overvoltage Protected Source Terminal 3. This pin can be an input or an output. 12 1 FF Fault Flag Digital Output. This pin has a high output (nominally 3 V) when the device is in normal operation or a low output when a fault condition occurs on any of the Sx inputs. The FF pin has a weak internal pull-up that allows the signals to be combined into a single interrupt for larger modules that contain multiple devices. 13 11 VDD Most Positive Power Supply Potential. 14 12 S2 Overvoltage Protected Source Terminal 2. This pin can be an input or an output. 15 13 D2 Drain Terminal 2. This pin can be an input or an output. 16 14 Positive Fault Voltage. This pin provides the positive supply voltage that determines the overvoltage protection level. If a secondary supply is not used, connect this pin to VDD. EP Exposed Pad The exposed pad is connected internally. For increased reliability of the solder joints and maximum thermal capability, it is recommended that the pad be soldered to the lowest supply voltage, VSS. Rev. C Page 12 of 29

TYPICAL PERFORMANCE CHARACTERISTICS ON RESISTANCE (Ω) 25 2 15 1 V DD = +22V V SS = 22V V DD = +2V V SS = 2V V DD = +18V V SS = 18V V DD = +13.5V V SS = 13.5V T A = 25 C V DD = +16.5V V SS = 16.5V ON RESISTANCE (Ω) 4 35 3 25 2 15 +125 C +85 C V DD = +15V V SS = 15V 5 V DD = +15V V SS = 15V 1 5 +25 C 4 C 25 2 15 1 5 5 1 15 2 25 V S, V D (V) Figure 4. On Resistance (RON) as a Function of VS, VD (Dual Supply) 12698-3 15 12 9 6 3 3 6 9 12 15 V S, V D (V) Figure 7. On Resistance (RON) as a Function of VS,VD for Different Temperatures, ±15 V Dual Supply 12698-6 25 T A = 25 C 4 35 V DD = +2V V SS = 2V ON RESISTANCE (Ω) 2 15 1 5 V DD = 1.8V V SS = V V DD = 12V V SS = V V DD = 13.2V V SS = V ON RESISTANCE (Ω) 3 25 2 15 1 +125 C +85 C +25 C 5 4 C 2 4 6 8 1 12 14 V S, V D (V) 12698-4 2 15 1 5 5 1 15 2 V S, V D (V) 12698-7 Figure 5. On Resistance (RON) as a Function of VS, VD (12 V Single Supply) Figure 8. On Resistance (RON) as a Function of VS, VD for Different Temperatures, ±2 V Dual Supply 25 T A = 25 C 4 35 V DD = 12V V SS = V ON RESISTANCE (Ω) 2 15 1 V DD = 32.4V V SS = V V DD = 36V V SS = V ON RESISTANCE (Ω) 3 25 2 15 +125 C +85 C 5 V DD = 39.6V V SS = V 1 5 +25 C 4 C 5 1 15 2 25 3 35 4 V S, V D (V) 12698-5 2 4 6 8 1 12 V S, V D (V) 12698-8 Figure 6. On Resistance (RON) as a Function of VS, VD (36 V Single Supply) Figure 9. On Resistance (RON) as a Function of VS, VD for Different Temperatures, 12 V Single Supply Rev. C Page 13 of 29

Data Sheet ON RESISTANCE (Ω) LEAKAGE CURRENT (na) 4 35 3 25 2 15 1 5 +125 C +85 C +25 C 4 C 4 8 12 16 2 24 28 32 36 V S, V D (V) V DD = 36V V SS = V Figure 1. On Resistance (RON) as a Function of VS, VD for Different Temperatures, 36 V Single Supply 2 1 1 2 3 4 5 6 V DD = +15V V SS = 15V V S = V D = +1V/ 1V 7 I S, I D (ON) + + I S, I D (ON) 8 2 4 6 8 1 12 TEMPERATURE ( C) Figure 11. Leakage Current vs. Temperature, ±15 V Dual Supply 12698-1 12698-9 LEAKAGE CURRENT (na) LEAKAGE CURRENT (na) 1 1 2 3 4 V DD = 12V V SS = V V S = V D = 1V/1V I S, I D (ON) + + I S, I D (ON) 5 2 4 6 8 1 12 TEMPERATURE ( C) Figure 13. Leakage Current vs. Temperature, 12 V Single Supply 2 2 4 6 8 V DD = 36V V SS = V V S = V D = 1V/3V I S, I D (ON) + + I S, I D (ON) 1 2 4 6 8 1 12 TEMPERATURE ( C) Figure 14. Leakage Current vs. Temperature, 36 V Single Supply 12698-12 12698-13 LEAKAGE CURRENT (na) 2 2 4 6 8 V DD = +2V V SS = 2V V S = V D = +15V/ 15V I S, I D (ON) + + I S, I D (ON) 1 2 4 6 8 1 12 TEMPERATURE ( C) Figure 12. Leakage Current vs. Temperature, ±2 V Dual Supply 12698-11 DRAIN OVERVOLTAGE LEAKAGE CURRENT (na) 5 5 1 V DD = +15V V SS = 15V 15 V S = 3V V S = 55V V S = +3V V S = +55V 2 2 4 6 8 1 12 TEMPERATURE ( C) Figure 15. Drain Overvoltage Leakage Current vs. Temperature, ±15 V Dual Supply 12698-14 Rev. C Page 14 of 29

DRAIN OVERVOLTAGE LEAKAGE CURRENT (na) 5 5 1 15 V DD = +2V V SS = 2V V S = 3V 2 V S = 55V V S = +3V V S = +55V 25 2 4 6 8 1 12 TEMPERATURE ( C) 12698-15 CROSSTALK (db) 1 2 3 4 5 6 7 8 9 1 1k T A = 25 C V DD = +15V V SS = 15V 1k 1M 1M FREQUENCY (Hz) 1M 1G 12698-18 Figure 16. Drain Overvoltage Leakage Current vs. Temperature, ±2 V Dual Supply Figure 19. Crosstalk vs. Frequency, ±15 V Dual Supply DRAIN OVERVOLTAGE LEAKAGE CURRENT (na) 2 2 4 6 8 1 12 V S = 3V 14 V S = 55V V S = +3V V S = +55V 16 2 4 6 8 1 12 TEMPERATURE ( C) V DD = 12V V SS = V Figure 17. Drain Overvoltage Leakage Current vs. Temperature, 12 V Single Supply 12698-16 ACPSRR (db) 2 4 6 8 1 12 1k T A = 25 C V DD = +15V V SS = 15V 1k 1M 1M FREQUENCY (Hz) 1M Figure 2. AC Power Supply Rejection Ratio (ACPSRR) vs. Frequency, ±15 V Dual Supply 1G 12698-19 OVERVOLTAGE LEAKAGE CURRENT (na) 2 2 4 6 8 1 V S = 38V V 12 S = 4V V S = +38V V S = +55V 14 2 4 6 8 1 12 TEMPERATURE ( C) V DD = 36V V SS = V Figure 18. Overvoltage Leakage Current vs. Temperature, 36 V Single Supply 12698-17 THD + N (%).2.15.1.5 LOAD = 1kΩ T A = 25 C V DD = 12V, V SS = V, V S = 6V p-p V DD = 15V, V SS = 15V, V S = 15V p-p V DD = 2V, V SS = 2V, V S = 2V p-p V DD = 36V, V SS = V, V S = 18V p-p 5 1 15 2 FREQUENCY (Hz) Figure 21. THD + N vs. Frequency, ±15 V Dual Supply 12698-2 Rev. C Page 15 of 29

Data Sheet.5 1. T A = 25 C V DD = +15V V SS = 15V T BANDWIDTH (db) 1.5 2. 2.5 3. 3.5 4. 4 V DD DRAIN 4.5 5. 1k 1k 1M 1M FREQUENCY (Hz) 1M 1G 12698-21 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 11.V 12698-24 Figure 22. Bandwidth vs. Frequency Figure 25. Drain Output Response to Positive Overvoltage (DR = Floating or High).9 T THRESHOLD VOLTAGE, V T (V).8.7.6 4 V DD DRAIN.5 4 24 2 2 2 4 6 8 1 12 TEMPERATURE ( C) Figure 23. Threshold Voltage (VT) vs. Temperature T A = 25 C V DD = +1V V SS = 1V 12698-22 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 11.V Figure 26. Drain Output Recovery from Positive Overvoltage (DR = Floating or High) T 12698-25 SIGNAL VOLTAGE (V p-p) 16 12 8 4 DISTORTIONLESS OPERATING REGION 4 V DD DRAIN 1 1 1 FREQUENCY (MHz) Figure 24. Large Voltage Signal Tracking vs. Frequency 12698-23 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 11.7V Figure 27. Drain Output Response to Positive Overvoltage (DR = GND) 12698-26 Rev. C Page 16 of 29

T T 4 V DD DRAIN DRAIN V SS 4 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 16.V 12698-27 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 1.4V 12698-3 Figure 28. Drain Output Recovery from Positive Overvoltage (DR = GND) Figure 31. Drain Output Response to Negative Overvoltage (DR = GND) T T 4 DRAIN 4 DRAIN V SS V SS CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 1.4V Figure 29. Drain Output Response to Negative Overvoltage (DR = Floating or High) 12698-28 CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 1.4V Figure 32. Drain Output Recovery from Negative Overvoltage (DR = GND) 12698-31 T T 4 DRAIN V DD = V SS DR INPUT 2 DRAIN CH1 5.V CH2 5.V CH3 5.V CH4 5.V M2.µs A CH1 1.4V Figure 3. Drain Output Recovery from Negative Overvoltage (DR = Floating or High) 12698-29 CH1 5.V CH2 5.V CH3 2.V CH4 5.V M1.µs A CH3 1.12V Figure 33. Drain Output Response to Positive Overvoltage (DR = High to Low) 12698-32 Rev. C Page 17 of 29

Data Sheet T 2 DRAIN DR INPUT 3 V SS = CH1 5.V CH2 5.V CH3 2.V CH4 5.V M1.µs A CH3 1.12V Figure 34. Drain Output Response to Negative Overvoltage (DR = High to Low) 12698-33 Rev. C Page 18 of 29

TEST CIRCUITS V Sx Dx I S A Sx Dx I D A V S R ON = V/I DS Figure 35. On Resistance I DS 12698-34 V S > OR DR = FLOATING OR V DD R L 1kΩ Figure 37. Switch Overvoltage Leakage 12698-37 V DD = V SS = = = GND = V NC Sx Dx I D (ON) A I S A Sx Dx I D A NC = NO CONNECT V D 12698-35 V S R L 1kΩ 12698-38 Figure 36. On Leakage Figure 38. Switch Unpowered Leakage DD V SS V V DD V SS S1 NETWORK ANALYZER R L 5Ω V OUT R L 5Ω D2 S2 GND V S CHANNEL-TO-CHANNEL CROSSTALK = 2 log V OUT V S 12698-36 Figure 39. Channel-to-Channel Crosstalk DD V SS V V DD V SS NETWORK ANALYZER Sx 5Ω GND Dx R L 5Ω V S V OUT V OUT WITH SWITCH INSERTION LOSS = 2 log V OUT WITHOUT SWITCH Figure 4. Bandwidth 12698-39 Rev. C Page 19 of 29

Data Sheet DD V SS V V DD V SS AUDIO PRECISION R S Sx V S V p-p GND Dx R L 1kΩ V OUT 12698-4 Figure 41. THD + N V DD V SS +.5V VOLTAGE (V S ) V t RESPONSE V S V DD V SS S1 D1 C L * 2pF V D R L 1kΩ.9 OUTPUT (V D ) GND S2 TO S4 V *INCLUDES TRACK CAPACITANCE Figure 42. Overvoltage Response Time, tresponse 12698-41 V DD V SS +.5V VOLTAGE (V S ) V DD V SS V t RECOVERY V S S1 D1 C L * 2pF V D R L 1kΩ OUTPUT (V D ).1 V S2 TO S4 GND *INCLUDES TRACK CAPACITANCE Figure 43. Overvoltage Recovery Time, trecovery 12698-42 Rev. C Page 2 of 29

V DD V SS +.5V VOLTAGE (V S ) V V S S1 V DD V SS D1 S2 TO S4 OUTPUT (V FF ) t DIGRESP GND FF OUTPUT C L * 12pF V.1V OUT *INCLUDES TRACK CAPACITANCE 12698-43 Figure 44. Interrupt Flag Response Time, tdigresp V DD V SS +.5V VOLTAGE (V S ) V V S S1 V DD V SS D S2 TO S4 OUTPUT (V FF ) t DIGREC.9V OUT FF GND OUTPUT C L * 12pF V Figure 45. Interrupt Flag Recovery Time, tdigrec *INCLUDES TRACK CAPACITANCE 12698-44 V DD V SS +.5V VOLTAGE (V S ) V 5V OUTPUT (V FF ) V t DIGREC 3V V S S1 V DD V SS GND D1 S2 TO S4 FF 5V C L * 12pF *INCLUDES TRACK CAPACITANCE Figure 46. Interrupt Flag Recovery Time, tdigrec, with a 1 kω Pull-Up Resistor R PULLUP 1kΩ OUTPUT 12698-45 Rev. C Page 21 of 29

Data Sheet V DD V SS 3V INPUT VOLTAGE (V DR ) 5% V t RESPONSE (DR) V S > + V T V DD V SS S1 D S2 TO S4 OUTPUT C L * 12pF OUTPUT (V D ).9 DR GND V *INCLUDES TRACK CAPACITANCE Figure 47. Drain Enable Time with Overvoltage, tresponse (DR) 12698-46 Rev. C Page 22 of 29

TERMINOLOGY IDD IDD represents the positive primary supply current. ISS ISS represents the negative primary supply current. I I represents the positive secondary supply current. I I represents the negative secondary supply current. VD, VS VD and VS represent the analog voltage on the Dx pins and the Sx pins, respectively. RON RON represents the ohmic resistance between the Dx pins and the Sx pins. RON RON represents the difference between the RON of any two channels. RFLAT(ON) RFLAT(ON) is the flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range. ID (On), IS (On) ID (On) and IS (On) represent the channel leakage currents with the switch on. VINL VINL is the maximum input voltage for Logic. VINH VINH is the minimum input voltage for Logic 1. IINL, IINH IINL and IINH represent the low and high input currents of the digital inputs. CD (On), CS (On) CD (On) and CS (On) represent the on switch capacitances, which are measured with reference to ground. CIN CIN is the digital input capacitance. tdigresp tdigresp is the time required for the FF pin to go low (.3 V), measured with respect to voltage on the source pin exceeding the supply voltage by.5 V. tdigrec tdigrec is the time required for the FF pin to return high, measured with respect to voltage on the Sx pin falling below the supply voltage plus.5 V. tresponse tresponse represents the delay between the source voltage exceeding the supply voltage by.5 V and the drain voltage falling to 9% of the supply voltage. trecovery trecovery represents the delay between an overvoltage on the Sx pin falling below the supply voltage plus.5 V and the drain voltage rising from V to 1% of the supply voltage. tresponse (DR) tresponse (DR) represents the delay between the voltage at the DR pin falling from a high to low signal and the output of the drain pin reaching 9% of either or Channel-to-Channel Crosstalk Crosstalk is a measure of unwanted signal that is coupled through from one channel to another as a result of parasitic capacitance. 3 db Bandwidth Bandwidth is the frequency at which the output is attenuated by 3 db. On Response On response is the frequency response of the on switch. Insertion Loss Insertion loss is the loss due to the on resistance of the switch. Total Harmonic Distortion Plus Noise (THD + N) THD + N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental. AC Power Supply Rejection Ratio (ACPSRR) ACPSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. ACPSRR is a measure of the ability of the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of.62 V p-p. VT VT is the voltage threshold at which the overvoltage protection circuitry engages. See Figure 23 Rev. C Page 23 of 29

THEORY OF OPERATION SWITCH ARCHITECTURE Each channel of the consists of a parallel pair of NDMOS and PDMOS transistors. This construction provides excellent performance across the signal range. The channels present only as a typical impedance of 1 Ω when input signals with a voltage between and are applied. Additional internal circuitry enables the switch to detect overvoltage inputs by comparing the voltage on the source pin (Sx) with and. A signal is considered overvoltage if it exceeds the secondary supply voltages by the voltage threshold (VT). The threshold voltage is typically.7 V, but it ranges from.8 V at 4 C down to.6 V at +125 C. See Figure 23 to see the change in VT with operating temperature. The maximum voltage that can be applied to any source input is 55 V or +55 V. When the device is powered using a single supply of 25 V or greater, the maximum negative signal level is reduced. It reduces from 55 V at VDD = +25 V to 4 V at VDD = +4 V to remain within the 8 V maximum rating. Construction of the silicon process allows the channel to withstand 8 V across the switch when it is opened. These overvoltage limits apply whether the power supplies are present or not. Sx DR ESD PROTECTION FAULT DETECTOR LOGIC BLOCK SWITCH DRIVER ESD ESD Figure 48. Switch Channel and Control Function When an overvoltage condition is detected on a source pin (Sx), the switch automatically opens and the source pin (Sx) becomes high impedance and ensures that no current flows through the switch. If the DR pin is driven low, the drain pin (Dx) is pulled to the supply that was exceeded. For example, if the source voltage exceeds, the drain output pulls to. The same is true for. In Figure 27, the voltage on the drain pin (Dx) clamps to the voltage when the source voltage exceeds by VT. If the DR pin is allowed to float or is driven high, the drain pin (Dx) also goes open circuit. In Figure 25, the voltage on the drain pin (Dx) follows the voltage on the source pin (Sx) until the switch turns off completely and the drain voltage discharges through the load. The output response for each drain pin configuration is shown in Figure 49. The maximum voltage on the drain is limited by the internal ESD diodes and the rate at which the output voltage discharges is dependent on the load at the pin. Dx 12698-47 V + V T OUTPUT CLAMPED AT V V + V T V OUT V IN OUTPUT SHOWN FOR DR = GND V + V T OUTPUT DRAINS THROUGH LOAD V OUT Data Sheet OUTPUT SHOWN FOR DR = FLOATING/HIGH Figure 49. Drain Output Response During Overvoltage Condition During overvoltage conditions, the leakage current into and out of the source pins (Sx) is limited to tens of microamperes. If the DR pin is allowed to float or is driven high, only nanoamperes of leakage are seen on the drain pins (Dx). If the DR pin is driven low, the drain pin (Dx) is pulled to the rail. The device that pulls the drain pin to the rail has an impedance of approximately 4 kω; therefore, the Dx pin current is limited to about 1 ma during a shorted load condition. This internal impedance also determines the minimum external load resistance required to ensure that the drain pin is pulled to the desired voltage level during a fault. When an overvoltage event occurs, the channels undisturbed by the overvoltage input continue to operate normally without additional crosstalk. ESD Performance The has an ESD rating of 4 kv for the human body model. The drain pins (Dx) have ESD protection diodes to the secondary supply rails, and the voltage at these pins must not exceed the secondary supply voltage. The source pins (Sx) have specialized ESD protection that allows the signal voltage to reach ±55 V with a ±22 V dual supply, and from 4 V to +55 V with a +4 V single supply. See Figure 48 for the switch channel overview. Exceeding ±55 V on any source input may damage the ESD protection circuitry on the device. 12698-148 Rev. C Page 24 of 29

Trench Isolation In the, an insulating oxide layer (trench) is placed between the NDMOS and the PDMOS transistors of each channel. Parasitic junctions, which occur between the transistors in junction isolated switches, are eliminated, and the result is a switch that is latch-up immune under all circumstances. This device passes a JESD78D latch-up test of ±5 ma for 1 sec, which is the harshest test in the specification. TRENCH NDMOS P-WELL BURIED OXIDE LAYER HANDLE WAFER PDMOS N-WELL Figure 5. Trench Isolation USER DEFINED FAULT PROTECTION and are required secondary power supplies that set the level at which the overvoltage protection is engaged. can be supplied from 4.5 V up to VDD, and can be supplied from VSS to V. If a secondary supply is not available, these pins ( and ) must be connected to VDD () and VSS (). The overvoltage protection then engages at the primary supply voltages. When the voltages at the source inputs exceed or by VT, the channel turns off or, if the device is unpowered, the channel remains off. The source input remains high impedance, and if the DR pin is driven low, the drain pulls to either or. Signal levels up to 55 V and +55 V are blocked in both the powered and unpowered condition as long as the 8 V limitation between the source and supply pins is met. Power-On Protection For the channel to be in the on condition, the following three conditions must be satisfied: The primary supply must be VDD to VSS 8 V. For, the secondary supply must be between 4.5 V and VDD, and for, the secondary supply must be between VSS and V. The input signal must be between VT and + VT. When the channel is on, signal levels up to the secondary supply rails are passed. 12698-48 The channel responds to an analog input that exceeds or by a threshold voltage (VT) by turning off. The absolute input voltage limits are 55 V and +55 V, while maintaining an 8 V limit between the source pin (Sx) and the supply rails. The switch remains off until the voltage at the source pin (Sx) returns to between and. The fault response time (tresponse) when powered by a ±15 V dual supply is typically 46 ns, and the fault recovery time (trecovery) is 72 ns. These values vary with supply voltage and output load conditions. The maximum stress across the channel and between the source pin (Sx) and any supply pin is 8 V; therefore, pay close attention to this limit if using the device in a single-supply configuration and a negative overvoltage is applied to the device. For example, consider the case where the device is set up in a single supply configuration, as shown in Figure 51. VDD = = 36 V, VSS = = GND = V S1 = +36 V, S2 = +5 V, and S3 = 4 V The voltage difference from S1 to VDD/ = V, and to VSS/ = 36 V The voltage difference from S2 to VDD/ = 31 V, and to VSS/ = 5 V The voltage difference from S3 to VDD/ = 76 V, and to VSS/ = 4 V These calculations are all within device specifications: 55 V maximum fault on source inputs and a maximum of 8 V across the channel or to a supply pin. The voltage on a source pin (Sx) cannot go below 44 V to stay within +8 V maximum. +36V +5V 4V +36V S1 S2 S3 S4 V V DD GND V SS ADG5262F FAULT DETECTION + SWITCH DRIVER D1 D2 D3 D4 Figure 51. in Single-Supply Configuration Under Overvoltage Conditions 12698-49 Rev. C Page 25 of 29

Power-Off Protection When no power supplies are present, the channel remains in the off condition, and the switch inputs are high impedance. This state ensures that no current flows and prevents damage to the switch or downstream circuitry. The switch output is a virtual open circuit. The switch remains off regardless of whether the primary and secondary supplies are V or floating. A GND reference must always be present to ensure proper operation. Signal levels of up to ±55 V are blocked in the unpowered condition. Digital Input Protection The can tolerate digital input signals being present on the device without power. The digital input is protected against positive faults up to 44 V. The digital input does not offer protection against negative overvoltages. ESD protection diodes connected to GND are present on the digital input. Data Sheet Overvoltage Interrupt Flag The voltages on the source inputs of the are continuously monitored, and an active low digital output pin (FF) indicates the state of the switches. The voltage on the FF pin indicates if any of the source input pins are experiencing a fault condition. The output of the FF pin is a nominal 3 V when all source pins (Sx) are within normal operating range. If any source pin (Sx) voltage exceeds the supply voltage by VT, the FF output reduces to below.8 V. Rev. C Page 26 of 29

APPLICATIONS INFORMATION The overvoltage protected family of switches and multiplexers provide robust solutions for instrumentation, industrial, automotive, aerospace, and other harsh environments where overvoltage signals can be present, and the system must remain operational both during and after the overvoltage has occurred. POWER SUPPLY RAILS To guarantee correct operation of the device,.1 µf decoupling capacitors are required on the primary and secondary supplies. If they are driven from the same supply, then one set of.1 µf decoupling capacitors is sufficient. The secondary supplies ( and ) provide the current required to operate the fault protection and, therefore, must be low impedance supplies. Therefore, they can be derived from the primary supply by using a resistor divider and buffer. The secondary supply rails ( and ) must not exceed the primary supply rails (VDD and VSS) because this can lead to a signal passing through the switch unintentionally. The can operate with bipolar supplies between ±5 V and ±22 V. The supplies on VDD and VSS need not be symmetrical but the VDD and VSS range must not exceed 44 V. The can also operate with single supplies between 8 V and 44 V with VSS connected to GND. The is fully specified at ±15 V, ±2 V, +12 V, and +36 V supply ranges. POWER SUPPLY SEQUENCING PROTECTION The channels remain open when the device is unpowered and signals from 55 V to +55 V can be applied without damaging the device. Only when the supplies are connected, and the signal is within normal operating range, do the channels close. Placing the between external connectors and sensitive components offers protection in systems where a signal is presented to the source pins (Sx) before the supply voltages are available. POWER SUPPLY RECOMMENDATIONS Analog Devices, Inc., has a wide range of power management products to meet the requirements of most high performance signal chains. An example of a bipolar power solution is shown in Figure 52. The ADP7118 and ADP7182 can be used to generate clean positive and negative rails from the dual switching regulator output. These rails can power the, an amplifier, and/or a precision converter in a typical signal chain. Table 8. Recommended Power Management Devices Product Description ADP7118 2 V, 2 ma, low noise, CMOS low dropout regulator (LDO) ADP7142 4 V, 2 ma, low noise, CMOS LDO ADP7182 28 V, 2 ma, low noise, linear regulator USER DEFINED SIGNAL RANGE The primary supplies define the on-resistance profile of the channels, while the secondary supplies define the signal range. Using voltages on and that are lower than VDD and VSS, the required signal can benefit from the flat on resistance in the center of the full signal capabilities of the device. LOW IMPEDANCE CHANNEL PROTECTION The can be used as a protective element in signal chains that are sensitive to both channel impedance and overvoltage signals. Traditionally, series resistors are used to limit the current during an overvoltage condition to protect susceptible components. These series resistors affect the performance of the signal chain and reduce the precision that can be reached. A compromise must be reached on the value of the series resistance that is high enough to sufficiently protect sensitive components but low enough that the precision performance of the signal chain is not sacrificed. The enables the designer to remove these resistors and retain the precision performance without compromising the protection of the circuit. HIGH VOLTAGE SURGE SUPPRESSION The is not intended for use in very high voltage applications. The maximum operating voltage of the transistor is 8 V. In applications where the inputs are likely to be subject to overvoltages exceeding the breakdown voltage, use transient voltage suppressors (TVSs) or similar. 12V INPUT DUAL SWITCHING REGULATOR +16V 16V ADP7118 LDO ADP7182 LDO +15V 15V 12698-5 Figure 52. Bipolar Power Solution Rev. C Page 27 of 29

INTELLIGENT FAULT DETECTION The digital output pin (FF) can interface with a microprocessor or control system and be used as an interrupt flag. This feature provides real-time diagnostic information on the state of the device and the system to which it connects. The control system can use the digital interrupt to start a variety of actions, such as Initiating investigation into the source of the overvoltage fault Shutting down critical systems in response to the overvoltage Signaling the data recorders to mark data during these events as unreliable or out of specification For systems that are sensitive during a start-up sequence, the active low operation of the flag allows the system to ensure that the is powered on and that all input voltages are within normal operating range before initiating operation. The FF pin is a weak pull-up, which allows the signals to be combined into a single interrupt for larger modules that contain multiple devices. Data Sheet The interrupt flag recovery time, tdigrec, can be decreased from a typical 6 µs to 6 ns by using a 1 kω pull-up resistor. The DR pin can also be used for diagnostic purposes. The FF pin provides an interrupt that indicates one of the four channels has a fault. The DR pin can then be pulled low to find which of the channels has a fault as well as the polarity of the fault. For example, if an ADC downstream is monitoring the channel, a full-scale reading then indicates a positive fault, and a zero-scale reading indicates a negative fault. LARGE VOLTAGE, HIGH FREQUENCY SIGNALS Figure 24 illustrates the voltage range and frequencies that the can reliably convey. For signals that extend across the full signal range from VSS to VDD, keep the frequency less than 3 MHz. If the required frequency is greater than 3 MHz, decrease the signal range appropriately to ensure signal integrity. Rev. C Page 28 of 29

OUTLINE DIMENSIONS 5.1 5. 4.9 16 9 4.5 4.4 4.3 6.4 BSC 1 8.15.5 PIN 1.65 BSC.3.19 COPLANARITY.1 1.2 MAX.2.9.75 SEATING PLANE 8.6.45 COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 53. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters PKG-4828 PIN 1 INDICATOR.8.75.7 SEATING PLANE 4.1 4. SQ 3.9 TOP VIEW SIDE VIEW.65 BSC.45.4.35 COMPLIANT TO JEDEC STANDARDS MO-22-WGGC. Figure 54. 16-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm 4 mm Body and.75 mm Package Height (CP-16-17) Dimensions shown in millimeters 12 9.35.3.25 13.5 MAX.2 NOM COPLANARITY.8.2 REF EXPOSED PAD 16 8 5 BOTTOM VIEW 1 4 DETAIL A (JEDEC 95) PIN 1 INDIC ATOR AREA OPTIONS (SEE DETAIL A) 2.7 2.6 SQ 2.5.2 MIN FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. 2-22-217-C ORDERING GUIDE Model 1 Temperature Range Package Description Package Option BRUZ 4 C to +125 C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16 BRUZ-RL7 4 C to +125 C 16-Lead Thin Shrink Small Outline Package [TSSOP] RU-16 BCPZ-RL7 4 C to +125 C 16-Lead Lead Frame Chip Scale Package [LFCSP] CP-16-17 EVAL-ADG5426FEBZ Evaluation Board 1 Z = RoHS Compliant Part. 215 217 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D12698--1/17(C) Rev. C Page 29 of 29