CDK bit, 250 MSPS A/D Converter with Demuxed Outputs

Similar documents
CDK bit, 250 MSPS A/D Converter with Demuxed Outputs

CDK bit, 250 MSPS ADC with Demuxed Outputs

SPT Bit, 250 MSPS A/D Converter with Demuxed Outputs

CDK bit, 25 MSPS 135mW A/D Converter

CDK bit, 1 GSPS, Flash A/D Converter

CLC1011, CLC2011, CLC4011 Low Power, Low Cost, Rail-to-Rail I/O Amplifiers

Single, 500MHz Voltage Feedback Amplifier

SPT BIT, 30 MSPS, TTL, A/D CONVERTER

9-Bit, 30 MSPS ADC AD9049 REV. 0. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

CLCUSB42 Low Power, High-Speed (480MSPS) USB 2.0 Analog Switch

10-Bit, 40 MSPS/60 MSPS A/D Converter AD9050 REV. B. Figure 1. Typical Connections FUNCTIONAL BLOCK DIAGRAM

CLCUSB30 Low Power, High-Speed (480MSPS) USB 2.0 Analog Switch

SPT BIT, 100 MWPS TTL D/A CONVERTER

DATASHEET HI5805. Features. Applications. Ordering Information. Pinout. 12-Bit, 5MSPS A/D Converter. FN3984 Rev 7.00 Page 1 of 12.

SPT Bit, 40 MSPS, 160mW A/D Converter

Dual 8-Bit, 60 MSPS A/D Converter AD9059

SPT BIT, 150 MSPS, FLASH A/D CONVERTER TECHNICAL DATA

Comlinear. CLC1003 Low Distortion, Low Offset, RRIO Amplifier. Comlinear CLC1003 Low Distortion, Low Offset, RRIO Amplifier Rev 1B.

Single and Triple, 1.1mA, 200MHz Amplifiers

AD Bit, 20/40/65 MSPS 3 V Low Power A/D Converter. Preliminary Technical Data

SPT BIT, 25 MSPS, 135 mw A/D CONVERTER

DATASHEET HI1175. Features. Ordering Information. Applications. Pinout. 8-Bit, 20MSPS, Flash A/D Converter. FN3577 Rev 8.

ADC Bit 65 MSPS 3V A/D Converter

ADC11DL066 Dual 11-Bit, 66 MSPS, 450 MHz Input Bandwidth A/D Converter w/internal Reference

Dual 8-Bit 50 MSPS A/D Converter AD9058

8-Bit 40 MSPS/60 MSPS/80 MSPS A/D Converter AD9057

ADC12DL040. ADC12DL040 Dual 12-Bit, 40 MSPS, 3V, 210mW A/D Converter. Literature Number: SNAS250C

781/ /

9240LP LPTVREF. Memory DESCRIPTION: FEATURES: 14-Bit, 10 MSPS Monolithic A/D Converter with LPT ASIC. 9240LP Block Diagram 9240LP

Four-Channel Sample-and-Hold Amplifier AD684

DATASHEET HI5767. Features. Applications. Pinout. 10-Bit, 20/40/60MSPS A/D Converter with Internal Voltage Reference. FN4319 Rev 6.

CLC2058 Dual 4V to 36V Amplifier

ADC07D1520. Low Power, 7-Bit, Dual 1.5 GSPS or Single 3.0 GSPS A/D Converter. General Description. Features. Key Specifications.

Figure 1. Functional Block Diagram

ADC12C Bit, 95/105 MSPS A/D Converter

DATASHEET HI5660. Features. Ordering Information. Applications. Pinout. 8-Bit, 125/60MSPS, High Speed D/A Converter. FN4521 Rev 7.

AD9772A - Functional Block Diagram

CLK_EN CLK_SEL. Q3 THIN QFN-EP** (4mm x 4mm) Maxim Integrated Products 1

ADC Bit µp Compatible A/D Converter

Quad 12-Bit Digital-to-Analog Converter (Serial Interface)

14-Bit, 40/65 MSPS A/D Converter AD9244

ADC12L Bit, 80 MSPS, 450 MHz Bandwidth A/D Converter with Internal Reference

1.8V, 10-Bit, 250Msps Analog-to-Digital Converter with LVDS Outputs for Wideband Applications

TDA General description. 2. Features. 3. Applications. Wideband differential digital controlled variable gain amplifier

8-Bit, 100 MSPS 3V A/D Converter AD9283S

ADC1002S General description. 2. Features. 3. Applications. Single 10 bits ADC, up to 20 MHz

LM2904AH. Low-power, dual operational amplifier. Related products. Description. Features. See LM2904WH for enhanced ESD performances

FUNCTIONAL BLOCK DIAGRAM DIGITAL VIDEO ENGINE

Complete 12-Bit 5 MSPS Monolithic A/D Converter AD871

XRD5408/10/12. 5V, Low Power, Voltage Output Serial 8/10/12-Bit DAC Family FEATURES APPLICATIONS

6-Bit A/D converter (parallel outputs)

10-Bit, 80Msps, Single 3.0V, Low-Power ADC with Internal Reference

7809ALP 16-Bit Latchup Protected Analog to Digital Converter

ICS LOW EMI CLOCK GENERATOR. Description. Features. Block Diagram DATASHEET

CLC Bit, 52 MSPS A/D Converter

250 MHz, General Purpose Voltage Feedback Op Amps AD8047/AD8048

Dual, Audio, Log Taper Digital Potentiometers

Dual, Triple, and Quad 550MHz Amplifiers

7809ALP 16-Bit Latchup Protected Analog to Digital Converter

ADC14L Bit, 40 MSPS, 235 mw A/D Converter

16-Channel, 1 MSPS, 12-Bit ADC with Sequencer in 28-Lead TSSOP AD7490-EP

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

DATASHEET HI5728. Features. Ordering Information. Applications. 10-Bit, 125/60MSPS, Dual High Speed CMOS D/A Converter. FN4321 Rev 5.

TOP VIEW. Maxim Integrated Products 1

12-Bit, 20MHz Sampling ANALOG-TO-DIGITAL CONVERTER

8-Bit, 50 MSPS/80 MSPS/100 MSPS 3 V A/D Converter AD9283

Dual 256-Tap, Volatile, Low-Voltage Linear Taper Digital Potentiometers

15-Bit, 65Msps ADC with -78.2dBFS Noise Floor for IF Applications

Features. Applications

ADC Bit, 20 MSPS to 60 MSPS, 1.3 mw/msps A/D Converter

Low-Jitter, Precision Clock Generator with Two Outputs

ADC78H90 8-Channel, 500 ksps, 12-Bit A/D Converter

CLC2011, CLC4011 Low Power, Low Cost, Rail-to-Rail I/O Amplifiers

LM6118/LM6218 Fast Settling Dual Operational Amplifiers

Dual, 256-Tap, Nonvolatile, SPI-Interface, Linear-Taper Digital Potentiometers

TOP VIEW. HD Recorders TSSOP

14-Bit, 10MSPS Self-Calibrating ANALOG-TO-DIGITAL CONVERTER

5 V Integrated High Speed ADC/Quad DAC System AD7339

Rail-to-Rail, 200kHz Op Amp with Shutdown in a Tiny, 6-Bump WLP

Lead Free. (Note 2) Note: 1. RoHS revision Glass and High Temperature Solder Exemptions Applied, see EU Directive Annex Notes 5 and 7.

LTC Bit, 20Msps Low Noise Dual ADC FEATURES DESCRIPTION APPLICATIONS TYPICAL APPLICATION

PRODUCT OVERVIEW REF FLASH ADC S/H BUFFER 24 +5V SUPPLY +12V/+15V SUPPLY. Figure 1. ADS-917 Functional Block Diagram

OBSOLETE. 10-Bit, 170 MSPS D/A Converter AD9731

ECL/PECL Dual Differential 2:1 Multiplexer

ADCS7476/ADCS7477/ADCS7478 1MSPS, 12-/10-/8-Bit A/D Converters in 6-Lead SOT-23

EVALUATION KIT AVAILABLE 65Msps, 12-Bit ADC PART

DS1267B Dual Digital Potentiometer

LTC2216/LTC Bit, 80Msps/65Msps Low Noise ADC APPLICATIONS TYPICAL APPLICATION

XRD8799 GENERAL DESCRIPTION ORDERING INFORMATION LOW POWER, 2 MSPS, 10-BIT, A/D CONVERTER WITH 8-CHANNEL MUX

UT54LVDM031LV Low Voltage Bus-LVDS Quad Driver Data Sheet September, 2015

SAMPLE/HOLD AMPLIFIER

CMOS 12-Bit Serial Input Multiplying DIGITAL-TO-ANALOG CONVERTER

Tiny, 2.1mm x 1.6mm, 3Msps, Low-Power, Serial 12-Bit ADC

General Description Normalized Gain (db) V OUT = 2V pp Normalized Gain (db)

12-Bit Quad Voltage Output DIGITAL-TO-ANALOG CONVERTER

4 x 10 bit Free Run A/D 4 x Hi Comparator 4 x Low Comparator IRQ on Compare MX839. C-BUS Interface & Control Logic

Multirange, +5V, 12-Bit DAS with 2-Wire Serial Interface

Dual 10-Bit, 40Msps, 3V, Low-Power ADC with Internal Reference and Parallel Outputs

PART. Maxim Integrated Products 1

16-Bit, 135ksps, Single-Supply ADCs with Bipolar Analog Input Range

Transcription:

Amplify the Human Experience CDK1301 8-bit, 250 MSPS A/D Converter with Demuxed Outputs features n TTL/CMOS/PECL input logic compatible n High conversion rate: 250 MSPS n Single +5V power supply n Very low power dissipation: 425mW n 350MHz full power bandwidth n Power-down mode: 24mW n +3.0V/+5.0V (LVCMOS) digital output logic compatibility n Single/demuxed output ports selectable n Improved replacement for AD9054 Applications n RGB video processing n Digital communications n High-speed instrumentation n Digital Sampling Oscilloscopes (DSO) n Projection display systems General Description The CDK1301 is a high-speed, 8-bit analog-to-digital converter implemented in an advanced BiCMOS process. It is a performance-enhanced version of the CDK1300, offering better linearity and dynamic performance. An advanced folding and interpolating architecture provides both a high conversion rate and very low power dissipation of only 425mW. The analog inputs can be operated in either single-ended or differential input mode. A 2.5V common mode reference is provided on chip for the single-ended input mode to minimize external components. The CDK1301 digital outputs are demuxed (double-wide) with both dualchannel and single-channel selectable output modes. Demuxed mode supports either parallel aligned or interleaved data output. The output logic is both +3.0V and +5.0V compatible. The CDK1301 is available in a 44-lead TQFP surface mount package over the industrial temperature range of -40 C to +85 C. Block Diagram Ordering Information Part Number Package Pb-Free RoHS Compliant Operating Temperature Range Packaging Method CDK1301ITQ44 TQFP-44 Yes Yes -40 C to +85 C Rail CDK1301ITQ44_Q TQFP-44 No No -40 C to +85 C Rail Moisture sensitivity level for all parts is MSL-1. 2008 CADEKA Microcircuits LLC www.cadeka.com

Pin Configuration TQFP-44 Pin Assignments CDK1301 Pin No. Pin Name Description 40 V IN+ Non-inverted analog input; nominally 1V pp ; 100k pullup to V cc and 100k pulldown to AGND, internally 39 V IN- Inverted analog input; nominally 1V pp ; 100k pullup to V cc and 100k pulldown to AGND, internally 16-9 DA 0 DA 7 Data output bank A; 3V/5V LVCMOS compatible 19-26 DB 0 DB 7 Data output bank B; 3V/5V LVCMOS compatible 28 DCLK OUT Non-inverted data output clock; 3v/5v 3V/5V LVCMOS compatible 27 DCLK OUT Inverted data output clock; 3V/5V LVCMOS compatible 4 CLK Non-inverted clock input pin; 100k pulldown to AGND, internally 3 CLK Inverted clock input pin; 17.5k pullup to V cc and 7.5k pulldown to AGND, internally 5 RESET RESET synchronizes the data sampling and data output bank relationship when in dual channel mode (DMODE 1 = 0); 100k pulldown to AGND, internally 6 RESET Inverted RESET input pin; 17.5k pullup to V cc and 7.5 pulldown to AGND, internally 32, 31 DMODE 1,2 2 PD Internally: 100k pulldown to AGND on DMODE 1 50k pullup to V cc on DMODE 2 Data output mode pins: DMODE 1 = 0, DMODE 2 = 0: parallel dual channel output DMODE 1 = 0, DMODE 2 = 1: interleaved dual channel output DMODE 1 = 1, DMODE 2 = x: single channel data output on bank a (125 MSPS max) Power-Down pin; PD = 1 for Power-Down mode. Outputs set to high impedance in Power-Down mode; 100k pulldown to AGND, internally 37 V CM 2.5V common mode voltage reference output 35, 36, 42, 43 AV CC +5V analog supply 7, 17, 30 OV DD +3V/+5V digital output supply 1, 33, 34, 38, 41, 44 AGND Analog ground 8, 18, 29 DGND Digital ground 2008 CADEKA Microcircuits LLC www.cadeka.com 2

Absolute Maximum Ratings The safety of the device is not guaranteed when it is operated above the Absolute Maximum Ratings. The device should not be operated at these absolute limits. Adhere to the Recommended Operating Conditions for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. Parameter Min Max Unit Supply Voltage AV CC +6 V OV DD +6 V Input Voltages Analog inputs -0.5V V cc +0.5V V Digital inputs -0.5V V cc +0.5V V Reliability Information Parameter Min Typ Max Unit Storage Temperature Range -65 +125 C Recommended Operating Conditions Parameter Min Typ Max Unit Operating Temperature Range -40 +85 C 2008 CADEKA Microcircuits LLC www.cadeka.com 3

Electrical Characteristics (T A = TMin to T Max, AV CC = +5V, OV DD = +5V, ƒ clk = 250MHz, 50% duty cycle, ƒ IN = 70MHz, dual channel mode; unless otherwise noted) Symbol Parameter Conditions Min Typ Max Units Resolution 8 bits DC Performance +25 C, ƒ IN = 1KHz (1) -0.68 ±0.4 0.68 LSB DLE Differential Linearity Error -40 C to +85 C, ƒ IN = 1KHz (2) -0.95 ±0.7 0.95 LSB +25 C, ƒ IN = 1KHz (1) ±1.2 ±1.90 LSB ILE Integral Linearity Error -40 C to +85 C, ƒ IN = 1KHz (2) ±1.4 ±2.15 LSB No Missing Codes @250 MSPS, ƒ IN = 1KHz (1) Guaranteed Analog Input Input Voltage Range with respect to V IN- ±512 mv pp V CM Input Common Mod (2) 2.0 2.5 3.0 V Input Bias Current +25 C 13 µa Input Resistance +25 C 50 kω Input Capacitance +25 C 5 pf Input Bandwidth +25 C (-3dB of FS) 350 MHz Gain Error (1) +25 C -7.5 +3.5 %FS Offset Error (1) +25 C -5 +5 LSB PSRR Offset Power Supply Rejection Ratio AV cc = 5V ±0.25V <1 LSB Timing Characteristics Conversion Rate (2) 25 250 MSPS t pd1 Output Delay (Clock-to-Data) (2) -40 C to +85 C 7 8 9.4 ns Output Delay Tempco 16 ps/ C t ap Aperture Delay Time 0.3 ns Aperture Jitter Time 2.0 ps-rms Pipeline Delay (Latency) Single Channel Mode 2.5 Cycle Demuxed Interleaved Mode 2.5 Cycle Demuxed Parallel Mode Channel B 2.5 Cycle Channel A 3.5 Cycle CLK to DCLK OUT Delay Time t pd2 Single Channel Mode (2) 5.0 5.18 5.3 ns t pd3 Dual Channel Mode (2) 5.6 5.73 5.9 ns Output Delay (Clock to DClock) 18.1 ps/ C Dynamic Performance ƒ IN = 70MHz, +25 C (1) 6.4 7.0 Bits ENOB Effective Number of Bits ƒ IN = 70MHz, -40 C to +85 C (2) 6.25 6.8 Bits ƒ IN = 70MHz,+25 C (1) 44.3 46.1 db SNR Signal-to-Noise Ratio ƒ IN = 70MHz, -40 C to +85 C (2) 42.6 45.4 db ƒ IN = 70MHz, +25 C (1) -47-41.5 db THD Total Harmonic Distortion ƒ IN = 70MHz, -40 C to +85 C (2) -45.5-40.3 db ƒ IN = 70MHz, +25 C (1) 40.2 43.7 db SINAD Signal-to-Noise and Distortion ƒ IN = 70MHz, -40 C to +85 C (2) 39.3 42.8 db Notes: 1. 100% production tested at +25 C. 2. Parameter is guaranteed (but not tested) by design and characterization data. 2008 CADEKA Microcircuits LLC www.cadeka.com 4

Electrical Characteristics (T A = TMin to T Max, AV CC = +5V, OV DD = +5V, ƒ clk = 250MHz, 50% duty cycle, ƒ IN = 70MHz, dual channel mode; unless otherwise noted) Symbol Parameter Conditions Min Typ Max Units Power Supply Requirements AV cc Analog Voltage Supply (2) 4.75 5.0 5.25 V OV DD Digital Voltage Supply (2) 2.75 5.25 V AI cc Current (1) 85 110 ma Current Power-down (1) +25 C 4.8 5.5 ma OI DD Current OV DD = 3.0V, 10pF load Single Mode 35 ma Parallel Mode 55 ma Interleave Mode 55 ma Power Dissipation (1) 425 550 mw Common Mode Reference Output Voltage (1) 2.44 2.5 2.56 V Voltage Tempcp 84 ppm/ C Open Impedance I OUT = ±50µA 1.07 kω PSRR Power Supply Rejection Ratio 47.5 mv/v Clock and Reset Inputs (Differential and Single-Ended) V DIFF Differental Signal Amplitude (2) 400 mv pp V IHD Differental High Input Voltage (2) 1.4 AV cc V V ILD Differental Low Input Voltage (2) 0 3.9 V V CMD Differental Common Mode Input (2) 1.2 4.1 V V IH Single-Ended High Input Voltage (1) 1.8 V V IL Single-Ended Low Input Voltage (2) 0 1.2 V I IH High Input Current (1) V ID = 1.5V -100 43 +100 µa I IL Low Input Current (1) V ID = 1.5V -100 43 +100 µa Power Down and Mode Control Inputs (Single-Ended) Digital Outputs High Input Voltage (2) 2.0 AV cc V Low Input Voltage (2) 0 1.0 V Max Input Current Low (1) -100 0.5 +100 µa Max Input Current High <4.0V (1) -100 50 +100 µa Logic 1 Voltage (1) I OH = -0.5mA OV DD-2.0 V Logic 0 Voltage (1) I OL = +1.6mA 0.2 V T R /T F Data T R /T F DCLK OV DD = 3V, 10pF load 3.3/3.0 ns OV DD = 5V, 10pF load 2.3/1.9 ns OV DD = 3V, 10pF load 1.2/1.0 ns OV DD = 5V, 10pF load 0.7/0.6 ns Notes: 1. 100% production tested at +25 C. 2. Parameter is guaranteed (but not tested) by design and characterization data. 2008 CADEKA Microcircuits LLC www.cadeka.com 5

Typical Performance Characteristics (T A = TMin to T Max, AV CC = +5V, OV DD = +5V, ƒ clk = 250MHz, 50% duty cycle, ƒ IN = 70MHz, dual channel mode; unless otherwise noted) LSB LSB DLE vs. Sample Rate 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0.0-0.1-0.2-0.3-0.4-0.5-0.6-0.7 200 225 250 260 Sample Rate (MSPS) DLE vs. AV cc 0.7 0.6 ƒ IN = 70.1MHz 0.5 ƒ S = 250 MSPS 0.4 0.3 0.2 0.1 0.0-0.1-0.2-0.3-0.4-0.5-0.6-0.7 4.5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 5.5 Volts (V) 60 55 SNR, SINAD vs. Sample Rate LSB 0.8 0.7 0.6 0.5 0.4 0.3 0.2 0.1 0.0-0.1-0.2-0.3-0.4-0.5-0.6-0.7 AVCC Current (ma) 100 90 80 70 60 50 40 30 20 DLE vs. Temperature ƒ IN = 70.1MHz ƒ S = 250 MSPS -50-25 0 25 50 75 100 Temperature ( C) AV cc Current vs. Temperature 10 Powerdown mode 0-50 -25 0 25 50 75 100 Temperature ( C) -30-35 SFDR, THD vs. Sample Rate ƒ IN = 70.1MHz ƒ S = 250 MSPS SNR, SINAD (db) 50 45 40 35 30 SNR SINAD SFDR, THD (db) -40-45 -50-55 -60 THD SFDR 25-65 20 200 225 250 260 Sample Rate (MSPS) -70 200 225 250 260 Sample Rate (MSPS) 2008 CADEKA Microcircuits LLC www.cadeka.com 6

Typical Performance Characteristics (T A = TMin to T Max, AV CC = +5V, OV DD = +5V, ƒ clk = 250MHz, 50% duty cycle, ƒ IN = 70MHz, dual channel mode; unless otherwise noted) SNR, SINAD (db) SNR, SINAD (db) SNR, SINAD (db) 60 55 50 45 40 35 30 25 SNR, SINAD vs. Temperature 20-50 -25 0 25 50 75 100 Temperature ( C) 60 55 50 45 40 35 30 25 SNR, SINAD vs. Duty Cycle SNR, SINAD vs. AV cc ƒ S = 250 MSPS SNR SINAD ƒ S = 250 MSPS SNR SINAD 20 35 40 45 50 55 60 Duty Cycle (%) 60 55 50 45 40 35 30 SNR SINAD ƒ S = 250 MSPS THD (db) SFDR, THD (db) THD (db) -30-35 -40-45 -50-55 -60-65 THD vs. Temperature -70-50 -25 0 25 50 75 100 Temperature ( C) -30-35 -40-45 -50-55 -60-65 SFDR, THD vs. Duty Cycle THD vs. AV CC ƒ S = 250 MSPS ƒ S = 250 MSPS THD SFDR -70 35 40 45 50 55 60 Duty Cycle (%) -30-35 -40-45 -50-55 -60 ƒ S = 250 MSPS 25 20 4.5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 5.5 Volts (V) -65-70 4.5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 5.5 Volts (V) 2008 CADEKA Microcircuits LLC www.cadeka.com 7

Theory of Operation The CDK1301 is a three-step subranger. It consists of two THAs in series at the input, followed by three ADC blocks. The first block is a three-bit folder with over/under range detection. The second block consists of two singlebit folding interpolator stages. There are pipelining THAs between each ADC block. The analog decode functions are the input buffer, input THAs, three-bit folder, folding interpolators, and pipelining THAs. The input buffer enables the part to withstand railto-rail input signals without latchup or excessive currents and also performs single-ended to differential conversion. All of the THAs have the same basic architecture. Each has a differential pair buffer followed by switched emitter followers driving the hold capacitors. The input THA also has hold mode feedthrough cancellation devices. The three MSBs of the ADC are generated in the first threebit folder block, the output of which drives a differential reference ladder which also sets the full-scale input range. Differential pairs at the ladder taps generate midscale, quarter and three-quarter scale, overrange, and underrange. Every other differential pair collector is cross-coupled to generate the eighth scale zero crossings. The middle ADC block generates two bits from the folded signals of the previous stages after pipeline THAs. Its outputs drive more pipeline THAs to push the decoding of the three LSBs to the next half clock cycle. The three LSBs are generated in interpolators that are latched one full clock cycle after the MSBs. The digital decode consists of comparators, exclusive of cells for gray to binary decoding, and/or cells used for mostly over/under range logic. There is a total of 2.5 clock cycles latency before the output bank selection. In order to reduce sparkle codes and maintain sample rate, no more than three bits at a time are decoded in any half clock cycle. The output data mode is controlled by the state of the demux mode inputs. There are three output modes: n All data on bank A with clock rate limited to one-half maximum n Interleaved mode with data alternately on banks A and B on alternate clock cycles n Parallel mode with bank A delayed one cycle to be synchronous with bank B every other clock cycle If necessary, the input clock is divided by two. The divided clock selects the correct output bank. The user can synchronize with the divided clock to select the desired output bank via the differential RESET input. The output logic family is CMOS with output OVDD supply adjustable from 2.7V to 5.25V. There are also differential clock output pins that can be used to latch the output data in single bank mode or to indicate the current output bank in demux mode. Finally, a power-down mode is available, which causes the outputs to become tri-state, and overall power is reduced to about 24mW. There is a 2V reference to supply common mode for single-ended inputs that is not shut down in powerdown mode. Figure 1. Single Mode Timing Diagram 2008 CADEKA Microcircuits LLC www.cadeka.com 8

Figure 2. Dual Mode Timing Diagram 2008 CADEKA Microcircuits LLC www.cadeka.com 9

Figure 4. CLK and Reset Equivalent Circuit (without ESD Diodes) CDK1301 Figure 3. Typical Interface Circuit Figure 5. Analog Input Equivalent Circuit Typical Interface Circuit Very few external components are required to achieve the stated device performance. Figure 3 shows the typical interface requirements when using the CDK1301 in normal circuit operation. The following sections provide descriptions of the major functions and outline performance criteria to consider for achieving the optimal device performance. Analog Input The input of the CDK1301 can be configured in various ways depending on whether a single-ended or differential input is desired. The AC-coupled input is most conveniently implemented using a transformer with a center-tapped secondary winding. The center tap is connected to the V CM pin as shown in Figure 3. To obtain low distortion, it is important that the 2008 CADEKA Microcircuits LLC www.cadeka.com 10

selected transformer does not exhibit core saturation at the full-scale voltage. Proper termination of the input is important for input signal purity. A small capacitor across the input attenuates kickback noise from the internal trackand-hold. Figure 6 illustrates a solution (based on operational amplifiers) that can be used if a DC-coupled single-ended input is desired. Figure 6. DC-Coupled Single-Ended to Differential Conversion (power supplies and bypassing are not shown) Input Protection All I/O pads are protected with an on-chip protection circuit. This circuit provides ESD robustness and prevents latchup under severe discharge conditions without degrading analog transmission times. Power Supplies and Grounding The CDK1301 is operated from a single power supply in the range of 4.75V to 5.25V. Normal operation is suggested to be 5.0V. All power supply pins should be bypassed as close to the package as possible. The analog and digital grounds should be connected together with a ferrite bead as shown in the typical interface circuit and as close to the ADC as possible. Power-Down Mode To save on power, the CDK1301 incorporates a powerdown function. This function is controlled by the signal on pin PD. When pin PD is set high, the CDK1301 enters the power-down mode. All outputs are set to high impedance. In the powerdown mode the CDK1301 dissipates 24mW typically. Common-Mode Voltage Reference Circuit The CDK1301 has an on-board common-mode voltage reference circuit (V CM ). It is 2.5V and is capable of driving 50μA loads typically. The circuit is commonly used to drive the center tap of the RF transformer in fully differential applications. For single-ended applications, this output can be used to provide the level shifting required for the single-to-differential converter conversion circuit. Bypass V CM to AGND by external 0.01μF capacitor, as shown in Figure 3 on the previous page. Clock Input The clock input on the CDK1301 can be driven by either a single-ended or double-ended clock circuit and can handle TTL, PECL, and CMOS signals. When operating at high sample rates it is important to keep the pulse width of the clock signal as close to 50% as possible. For TTL/ CMOS single- ended clock inputs, the rise time of the signal also becomes an important consideration. Digital Outputs The output circuitry of the CDK1301 has been designed to be able to support three separate output modes. The demuxed (double-wide) mode supports either parallel aligned or interleaved data output. The single-channel mode is not demuxed and can support direct output at speeds up to 125 MSPS. The output format is straight binary (Table 1). Table 1. Output Data Format Analog Input Output Code D7 D0 +FS 1111 1111 +FS - 1 LSB 1111 111Ø +1 FS 1000 000Ø -FS + 1 LSB 0000 000Ø -FS 0000 0000 Ø indicates the flickering bit between logic 0 and 1 The data output mode is set using the DMODE 1 and DMODE 2 inputs (pins 32 & 31 respectively). Table 2 describes the mode switching options. Table 2. Output Data Modes Output Mode DMODE 1 DMODE 2 Parallel Dual Channel Output 0 0 Interleaved Dual Channel Output 0 1 Single Channel Data Output (Bank A only 125 MSPS max) 1 X 2008 CADEKA Microcircuits LLC www.cadeka.com 11

Evaluation Board The TBD evaluation board is available to aid designers in demonstrating the full performance of the CDK1301. This board includes a clock driver and reset circuit, adjustable references and common mode, a single-ended to differential input buffer and a single-ended to differential transformer Mechanical Dimensions TQFP-44 Package G PIN1 H Index E A B F J I C K D (1:1). An application note (TBD) describing the operation of this board, as well as information on the testing of the CDK1301, is also available. Contact the factory for price and availability of the TBD. TQFP-44 INCHES MILLIMETERS SYMBOL MIN TYP MAX MIN TYP MAX A 0.472 12.00 B 0.394 10.00 C 0.394 10.00 D 0.472 12.00 E 0.031 0.80 F 0.012 0.018 0.300 0.45 G 0.053 0.057 1.35 1.45 H 0.002 0.006 0.05 0.15 I 0.018 0.030 0.45 0.75 J 0.039 1.00 K 0-7 0-7 For additional information regarding our products, please visit CADEKA at: cadeka.com CADEKA Headquarters Loveland, Colorado T: 970.663.5452 T: 877.663.5452 (toll free) Amplify the Human Experience CADEKA, the CADEKA logo design, COMLINEAR and the COMLINEAR logo design are trademarks or registered trademarks of CADEKA Microcircuits LLC. All other brand and product names may be trademarks of their respective companies. CADEKA reserves the right to make changes to any products and services herein at any time without notice. CADEKA does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by CADEKA; nor does the purchase, lease, or use of a product or service from CADEKA convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of CADEKA or of third parties. Copyright 2008 by CADEKA Microcircuits LLC. All rights reserved.

Mouser Electronics Authorized Distributor Click to View Pricing, Inventory, Delivery & Lifecycle Information: Exar: CDK1301ITQ44